Keil Logo

Peripheral Simulation

For STMicroelectronics STR750FV0 — APB Bridge

Simulation support for this peripheral or feature is comprised of:

  • Dialog boxes which display and allow you to change peripheral configuration.

These simulation capabilities are described below.

APB Bridge Dialog

APB Bridge

The APB Bridge dialog configures the low-power, APB Bridge of the STR7x device. This bridge interfaces the serial peripherals such as I2C, UART, USB, etc.

Selected Peripheral

  • Peripheral Clock Enable is checked to enable the peripheral clock for the selected peripheral.
  • Peripheral Reset is checked to reset the selected peripheral.

Clock Disable & Software Reset

  • MRCC_PCLKEN (Clock Enable Register) contains the peripheral clock disable bit settings.
  • MRCC_PSWRES (Software Reset Register) controls the reset of the APB peripherals.
Get more information about the
Peripheral Simulation Capabilities
of the µVision Debugger.
  Arm logo
Important information

This site uses cookies to store information on your computer. By continuing to use our site, you consent to our cookies.

Change Settings

Privacy Policy Update

Arm’s Privacy Policy has been updated. By continuing to use our site, you consent to Arm’s Privacy Policy. Please review our Privacy Policy to learn more about our collection, use and transfers
of your data.