# DATA SHEET ## P87C51MB2/P87C51MC2 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM # **80C51 8-bit microcontroller family with extended memory** 64KB/96KB OTP with 2KB/3KB RAM ## P87C51MB2/P87C51MC2 ## **TABLE OF CONTENTS** | General Description 2 | | |------------------------------------------------------------------|----| | Key Features Key Benefits Complete Features Ordering Information | | | Logic Symbol | | | Pin Configuration | | | Block Diagram | | | Pin Descriptions | | | Special Function Registers | | | Special Function Registers | | | Functional Description | 13 | | Security Bits | 13 | | Absolute Maximum Ratings | 14 | | DC Electrical Characteristics | 15 | | AC Electrical Characteristics | 17 | ## 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM #### P87C51MB2/P87C51MC2 #### **GENERAL DESCRIPTION** The P87C51Mx2 represents the first microcontroller based on Philips Semiconductors' new 51MX core. The P87C51MC2 features 96 kilobytes (KB) of OTP program memory and 3 KB of data SRAM, while the P87C51MB2 has 64 KB of OTP and 2 KB of RAM. In addition, both devices are equipped with a Programmable Counter Array (PCA), a watchdog timer that can be configured to different time ranges through SFR bits, as well as two enhanced UARTs. Philips Semiconductors' 51MX (Memory eXtension) core is an accelerated 80C51 architecture that executes instructions at twice the rate of standard 80C51 devices. The linear address range of the 51MX has been expanded to support up to 8 megabytes (MB) of program memory and 8 MB of data memory. It retains full program code compatibility to enable design engineers to reuse 80C51 development tools, eliminating the need to move to a new, unfamiliar architecture. The 51MX core also retains 80C51 bus compatibility to allow for the continued use of 80C51-interfaced peripherals and Application Specific Integrated Circuits (ASICs). The P87C51Mx2 provides greater functionality, increased performance and overall lower system cost. By offering an embedded memory solution combined with the enhancements to manage the memory extension, the P87C51Mx2 eliminates the need for software work-arounds. The increased program memory enables design engineers to develop more complex programs in a high-level language like C, for example, without struggling to contain the program within the traditional 64 KB of program memory. These enhancements also greatly improve C Language efficiency for code size below 64 KB. The 51MX core is described in more details in the 51MX Architecture Specification. #### **KEY FEATURES** - Extended features of the 51MX Core: - 23-bit program memory space and 23-bit data memory space linear program and data address range expanded to support up to 8 MB each - Program counter expanded to 23 bits - Stack pointer extended to 16 bits enabling stack space beyond the 80C51 limitation - New 23-bit extended data pointer and two 24-bit universal pointers greatly improve C compiler code eficiency in using pointers to access variables in different spaces. - 100% binary compatibility with the classic 80C51 so that existing code is completely reusable - Up to 24 MHz CPU clock with 6 clock cycles per machine cycle - 96 KB (MC2)/64 KB (MB2) of on-chip program OTP - 3 KB (MC2)/2 KB (MB2) of on-chip data RAM - Programmable Counter Array (PCA) - · Two full-duplex enhanced UARTs #### **KEY BENEFITS** - · Increases program/data address range to 8 MB each - · Enhances performance and efficiency for C programs - Fully 80C51-compatible microcontrollerer - Provides seamless and compelling upgrade path from classic 80C51 - · Preserves 80C51 code base, investment/knowledge, and peripherals & ASICs - Supported by wide range of 80C51 development systems and programming tools vendors - The P87C51Mx2 makes it possible to develop applications at a lower cost and with a reduced time-to-market # 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM ### P87C51MB2/P87C51MC2 ### **COMPLETE FEATURES** - · Fully static - Up to 24 MHz CPU clock with 6 clock cycles per machine cycle - 96 Kbytes or 64 Kbytes of on-chip OTP - 3 Kbytes or 2 Kbytes of on-chip RAM - · 23-bit program memory space and 23-bit data memory space - Four-level interrupt priority - 32 I/O lines (4 ports) - Three Timers: Timer0, Timer1 and Timer2 - Two full-duplex enhanced UARTs with baud rate generator - · Framing error detection - · Automatic address recognition - · Power control modes - · Clock can be stopped and resumed - · Idle mode - Power down mode - · Second DPTR register - · Asynchronous port reset - Programmable Counter Array (PCA) (compatible with 8xC51Rx+) with five Capture/Compare modules - Low EMI (inhibit ALE) - Watchdog timer with programmable prescaler for different time ranges (compatible with 8xC66x with added prescaler) #### ORDERING INFORMATION | | PART ORDER MEMORY | | TEMPERATURE | VDD VOLTAGE | FREQ | | | | |---|-------------------|-------|-------------|----------------------|----------|-------------------|-------------------|----------| | | NUMBER | | | RANGE AND<br>PACKAGE | RANGE | VDD =<br>2.7-5.5V | VDD =<br>4.5-5.5V | DWG # | | 1 | P87C51MB2BA | 64 KB | 2048 B | 0 to +70°C, 44 PLCC | 2.7-5.5V | 0-12MHz | 0-24MHz | SOT187-2 | | 2 | P87C51MC2BA | 96 KB | 3072 B | 0 to +70°C, 44 PLCC | 2.7-5.5V | 0-12MHz | 0-24MHz | SOT187-2 | 3 # 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM ## P87C51MB2/P87C51MC2 ## **LOGIC SYMBOL** # 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM #### P87C51MB2/P87C51MC2 #### PIN CONFIGURATION 5 1. Please refer to section on Pin Descriptions for details. #### **BLOCK DIAGRAM** # 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM ## P87C51MB2/P87C51MC2 ## **PIN DESCRIPTIONS** | MNEMONIC | PIN NO. | TYPE | NAME AN | D FUNCTION | ON | | | | | | | | |-------------|-----------|------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | P0.0 - P0.7 | 43 - 36 | I/O | them float<br>order addr<br>application | and can be<br>ess and da<br>, it uses sti | pen drain, bidirectional I/O port. Port 0 pins that have 1s written to used as high-impendance inputs. Port 0 is also the multiplexed low-ta bus during accesses to external program and data memory. In this rong internal pull-ups when emitting 1s. | | | | | | | | | P1.0 - P1.7 | 2 - 9 | I/O | that have 1 inputs. As | Is written to<br>inputs, port<br>I pull-ups. / | -bit bidirectional I/O port with internal pull-ups on all pin. Port 1 pins of them are pulled high by the internal pull-ups and can be used as t 1 pins that are externally pulled low will source current because of As inputs, port 1 pins that are externally pulled low will source current all pull-ups. | | | | | | | | | | 2 | I/O | P1.0 | T2 | Timer/Counter 2 external count input/Clockout ( see programmable Clock-Out) | | | | | | | | | | 3 | - 1 | P1.1 | T2EX | Timer/Counter 2 Reload/Capture/Direction Control | | | | | | | | | | 4 | I | P1.2 | ECI | External Clock Input to the PCA | | | | | | | | | | 5 | I/O | P1.3 | CEX0 | Capture/Compare External I/O for PCA module 0 | | | | | | | | | | 6 | I/O | P1.4 | 4 CEX1 Capture/Compare External I/O for PCA module 1 (with pipin) | | | | | | | | | | | 7 | I/O | P1.5 | CEX2 Capture/Compare External I/O for PCA module 2 (with pull-upin) CEX2 Capture/Compare External I/O for PCA module 3 | | | | | | | | | | | 8 | I/O | P1.6 | CEX3 | Capture/Compare External I/O for PCA module 3 | | | | | | | | | | 9 | I/O | P1.7 | CEX4 | Capture/Compare External I/O for PCA module 4 | | | | | | | | | | | | inputs, por<br>internal pu<br>address by<br>external da<br>(MOVX @<br>1s. During<br>emits the o | port 2: Port 2 is a 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s ritten to them are pulled high by the internal pull-ups and can be used as inputs. As puts, port 2 pins that are externally being pulled low will source current because of the ternal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 2 emits the high-order dress byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @ DPTR) or 23-bit addresses (MOVX @EPTR, EMOV). In this application, it uses strong internal pull-ups when emitting so During accesses to external data memory that use 8-bit addresses (MOV @ Ri), port2 mits the contents of the P2 Special Function Register. | | | | | | | | | | | | | when ALE | is High, an | ain 23-bit address, address bits A16-A22 will be output to P2.0-P2.6 ad address bits A8-A14 are output to P2.0-P2.6 when ALE is Low. tput on P2.7 regardless of ALE. | | | | | | | | | P3.0 - P3.7 | 11,13 -19 | I/O | written to t | hem are pu | bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s ulled high by the internal pull-ups and can be used as inputs. As at are externally pulled low will source current because of the internal | | | | | | | | | | 11 | - 1 | P3.0 | RXD0 | Serial input port 0 | | | | | | | | | | 13 | 0 | P3.1 | TXD0 | Serial output port 0 | | | | | | | | | | 14 | 1 | P3.2 | INT0 | External interrupt | | | | | | | | | | 15 | I | P3.3 | INT1 | External interrupt | | | | | | | | | | 16 | I | P3.4 | T0 | External interrupt Timer0 external input | | | | | | | | | | 17 | 1 | P3.5 | T1 | Timer1 external input | | | | | | | | | | 18 | 0 | P3.6 | WR | External data memory write strobe | | | | | | | | | | 19 | 0 | P3.7 | RD | External data memory read strobe | | | | | | | | | P4.0 - P4.1 | 12,34 | I/O | Port 3: Po | ort 4 consis | ets of two pins only, accessable only via UART1 | | | | | | | | | | 12 | 1 | P4.0 | RXD1 | Serial input port 1. (with pull-up on pin) | | | | | | | | | | 34 | 0 | P4.1 | TXD1 | Serial output port 1. (with pull-up on pin) | | | | | | | | | | | 1 | | | | | | | | | | | 2002 Aug 11 7 # 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM ## P87C51MB2/P87C51MC2 | MNEMONIC | PIN NO. | TYPE | NAME AND FUNCTION | |-----------------------|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RST | 10 | I | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to $V_{DD}$ . | | ALE | 33 | 0 | <b>Address Latch Enable:</b> Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. ALE can be disabled by setting SFR auxillary.0. With this bit set, ALE will be active only during a MOVX instruction. | | PSEN | 32 | 0 | Program Store Enable: The read strobe to external program memory. When executing code from the external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory. | | EA/Vpp | 35 | _ | <b>External Access Enable/Programming Supply Voltage:</b> $\overline{EA}$ must be externally held low to enable the device to fetch code from external program memory locations. If $\overline{EA}$ is held high, the device executes from internal program memory. The value on the $\overline{EA}$ pin is latched when RST is released and any subsequent changes have no effect. | | XTAL1 | 21 | I | <b>Crystal 1:</b> Input to the inverting oscillator amplifier and input to the internal clock generator circuits. | | XTAL2 | 20 | 0 | Crystal 2: Output from the inverting oscillator amplifie. | | V <sub>SS</sub> | 22 | I | Ground: 0V reference. | | V <sub>DD</sub> | 44 | I | <b>Power Supply:</b> This is the power supply voltage for normal operation as well as Idle and Power Down modes. | | (NC/V <sub>SS</sub> ) | 1 | I | <b>No Connect/Ground:</b> This pin is internally connected to $V_{SS}$ on the P87C51MB2/MC2. If connected externally, this pin must only be connected to the same $V_{SS}$ as at pin 22. (Note: Connecting the second pair of $V_{SS}$ and $V_{DD}$ pins is not required. However, they may be connected in addition to the primary $V_{SS}$ and $V_{DD}$ pins to improve power distribution, reduce noise in output signals, and improve system-level EMI characteristics.) | | (NC/V <sub>DD</sub> ) | 23 | I | <b>No Connect/Power Supply:</b> This pin is internally connected to $V_{DD}$ on the P87C51MB2/MC2. If connected externally, this pin must only be connected to the same $V_{DD}$ as at pin 44. (Note: Connecting the second pair of $V_{SS}$ and $V_{DD}$ pins is not required. However, they may be connected in addition to the primary $V_{SS}$ and $V_{DD}$ pins to improve power distribution, reduce noise in output signals, and improve system-level EMI characteristics.) | 8 # 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM ## P87C51MB2/P87C51MC2 #### SPECIAL FUNCTION REGISTERS Note: Special Function Registers (SFRs) accesses are restricted in the following ways: - 1. User must NOT attempt to access any SFR locations not defined. - 2. Accesses to any defined SFR locations must be strictly for the functions for the SFRs. - 3. SFR bits labeled '-', '0' or '1' can ONLY be written and read as follows: - '-' MUST be written with '0', but can return any value when read (even if it was written with '0'). It is a reserved bit and may be used in future derivatives. - '0' MUST be written with '0', and will return a '0' when read. - '1' MUST be written with '1', and will return a '1' when read. #### **Special Function Registers** | SYMBOL | DESCRIPTION | DIRECT<br>ADDRESS | MSB | BIT ADD | RESS, SYI | MBOL, OR A | ALTERNAT | E PORT FL | JNCTION | LSB | Reset<br>Value | |---------|-------------------------------|-------------------|-----|---------|-----------|------------|----------|-----------|---------|--------|------------------| | | | | E7 | E6 | E5 | E4 | E3 | E2 | E1 | E0 | | | ACC* | Accumulator | E0H | | | | | | | | | 00H | | | | | | | | | | | | | | | AUXR# | Auxiliary Function Register | 8EH | - | - | - | - | - | - | EXTRAM | AO | 00H <sup>%</sup> | | AUXR1# | Auxiliary Function Register 1 | A2H | - | - | - | LPEP | GF2 | 0 | - | DPS | 00H <sup>%</sup> | | | | | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | | | B* | B Register | F0H | | | | | | | | | 00H | | BRGR0#§ | Baud Rate Generator Rate Low | 86H <sup>‡</sup> | | | | | | | | | 00H | | BRGR1#§ | Baud Rate Generator Rate High | 87H <sup>‡</sup> | | | | | | | | | 00H | | BRGCON# | Baud Rate Generator Control | 85H <sup>‡</sup> | - | - | - | - | - | - | SOBRGS | BRGEN | 00H% | | CCAP0H# | Module 0 Capture High | FAH | | | | | | | | | XXH | | CCAP1H# | Module 1 Capture High | FBH | | | | | | | | | XXH | | CCAP2H# | Module 2 Capture High | FCH | | | | | | | | | XXH | | CCAP3H# | Module 3 Capture High | FDH | | | | | | | | | XXH | | CCAP4H# | Module 4 Capture High | FEH | | | | | | | | | XXH | | CCAP0L# | Module 0 Capture Low | EAH | | | | | | | | | XXH | | CCAP1L# | Module 1 Capture Low | EBH | | | | | | | | | XXH | | CCAP2L# | Module 2 Capture Low | ECH | | | | | | | | | XXH | | CCAP3L# | Module 3 Capture Low | EDH | | | | | | | | | XXH | | CCAP4L# | Module 4 Capture Low | EEH | | | | | | | | | XXH | | CCAPM0# | Module 0 Mode | DAH | - | ECOM_0 | CAPP_0 | CAPN_0 | MAT_0 | TOG_0 | PWM_0 | ECCF_0 | 00H% | | CCAPM1# | Module 1 Mode | DBH | - | ECOM_1 | CAPP_1 | CAPN_1 | MAT_1 | TOG_1 | PWM_1 | ECCF_1 | 00H% | | CCAPM2# | Module 2 Mode | DCH | - | ECOM_2 | CAPP_2 | CAPN_2 | MAT_2 | TOG_2 | PWM_2 | ECCF_2 | 00H <sup>%</sup> | | ССАРМ3# | Module 3 Mode | DDH | - | ECOM_3 | CAPP_3 | CAPN_3 | MAT_3 | TOG_3 | PWM_3 | ECCF_3 | 00H% | | CCAPM4# | Module 4 Mode | DEH | - | ECOM_4 | CAPP_4 | CAPN_4 | MAT_4 | TOG_4 | PWM_4 | ECCF_4 | 00H% | | | | | | | | | | | | | | 9 # 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM ## P87C51MB2/P87C51MC2 ### **Special Function Registers (Continued)** | SYMBOL | DESCRIPTION | DIRECT<br>ADDRESS | | BIT ADD | RESS, SY | S, SYMBOL, OR ALTERNATE PORT FUNCTION | | | | | | |--------|------------------------------|-------------------|------|---------|-----------------|---------------------------------------|------|-------|----------|----------------|------------------| | | | ADDRESS | MSB | | | | | | | LSB | Value | | | | | DF | DE | DD | DC | DB | DA | D9 | D8 | | | CCON#* | PCA Counter Control | D8H | CF | CR | - | CCF4 | CCF3 | CCF2 | CCF1 | CCF0 | 00H <sup>%</sup> | | CH# | PCA Counter High | F9H | | | | I | | | | I | 00H | | CL# | PCA Counter Low | E9H | | | | | | | | | 00H | | CMOD# | PCA Counter Mode | D9H | CIDL | WDTE | - | - | - | CPS1 | CPS0 | ECF | 00H% | | OPTR | Data Pointer (2 bytes) | | | | | | | | | | 00H | | DPH | Data Pointer High | 83H | | | | | | | | | 00H | | DPL | Data Pointer Low | 82H | | | | | | | | | 00H | | EPL# | Extended Data Pointer Low | FCH <sup>‡</sup> | | | | | | | | | 00H | | EPM# | Extended Data Pointer Middle | FDH <sup>‡</sup> | | | | | | | | | 00H | | | Extended Data Pointer High | FEH <sup>‡</sup> | | | | | | | | | 00H | | | | | | | | | | | | | | | | | | AF | AE | AD | AC | AB | AA | A9 | A8 | | | EN0* | Interrupt Enable 0 | A8H | EA | EC | ET2 | ES0/<br>ES0R | ET1 | EX1 | ET0 | EX0 | 00H | | | | | EF | EE | ED | EC | EB | EA | E9 | E8 | | | EN1* | Interrupt Enable 1 | E8H | - | - | - | - | - | ES1T | ES0T | ES1/<br>ES1R | 00H <sup>%</sup> | | | | | | | | | | | | Lone | | | | | | BF | BE | BD | ВС | ВВ | ВА | В9 | B8 | | | P0* | Interrupt Priority | B8H | - | PPC | PT2 | PS0/<br>PS0R | PT1 | PX1 | PT0 | PX0 | 00H | | | | | | | | | | | | | | | P0H | Interrupt Priority 0 High | В7Н | - | PPCH | PT2H | PS0H/<br>PS0RH | PT1H | PX1H | PT0H | PX0H | 00H | | | | | FF | FE | FD | FC | FB | FA | F9 | F8 | | | P1* | Interrupt Priority 1 | F8H | | - | - | - | - | PS1T | PS0T | PS1/ | 00H% | | | | | | | | | | | | PS1R | | | P1H | Interrupt Priority 1 High | F7H | - | - | - | - | - | PS1TH | PS0TH | PS1H/<br>PS1RH | 00H <sup>%</sup> | | | | | | | | | | | | | | | MXCON# | MX Control Register | FFH <sup>‡</sup> | - | - | - | - | - | EAM | ESMM | EIFM | 00H <sup>%</sup> | | | | | 87 | 86 | 85 | 84 | 83 | 82 | 81 | 80 | | | P0* | Port 0 | 80H | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | FFH | | | | | | 1 | <u> </u> | 1 | | | <u> </u> | 1 | | | | | | 97 | 96 | 95 | 94 | 93 | 92 | 91 | 90 | | | | Port 1 | 90H | CEX4 | CEX3 | CEX2/<br>SPICLK | CEX1/<br>MOSI | CEX0 | ECI | T2EX | T2 | FFH | 10 # 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM ## P87C51MB2/P87C51MC2 ## **Special Function Registers (Continued)** | Port 2 | АОН<br>ВОН | A7 AD15 B7 | A6<br>AD14/<br>AD22 | A5<br>ADA13/<br>AD21 | A4 | A3 | A2 | A1 | A0 | | |----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------|--------------------------------|-------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | В7 | AD22 | AD21 | | AD11/ | AD10/ | AD9/ | AD8/ | FFH | | | вон | | | | AD12/AD20 | AD19 | AD18 | AD17 | AD16 | FFM | | | B0H | | B6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | | RD | WR | T1 | Т0 | ĪNT1 | INT0 | TxD0 | RxD0 | FFH | | Power Control Register | 87H | SMOD1 | SMOD0 | - | POF | GF1 | GF0 | PD | IDL | 00H/10H <sup>&amp;</sup> | | | - | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Program Status Word | D0H | CY | AC | F0 | RS1 | RS0 | OV | F1 | Р | 00H | | Timer2 Capture High | СВН | | | | | | | I. | и. | 00H | | Timer2 Capture Low | CAH | 9F | 9E | 9D | 9C | 9B | 9A | 99 | 98 | 00H | | Serial Port 0 Control | 98H | SM0_0/ | SM1_0 | SM2_0 | REN_0 | TB8_0 | RB8_0 | TI_0 | RI_0 | 00H | | Serial Port 0 Data Buffer Register | 99H | | | | 1 | | | | I | xxH | | Serial Port 0 Address Register | А9Н | | | | | | | | | 00H | | Serial Port 0 Address Enable | В9Н | | | | | | | | | 00H | | Serial Port 0 Status | 8CH <sup>‡</sup> | DBMOD_<br>0 | INTLO_0 | CIDIS_0 | DBISEL_0 | FE_0 | BR_0 | OE_0 | STINT_0 | 00H <sup>%</sup> | | | | 87 <sup>‡</sup> | 86 <sup>‡</sup> | 85 <sup>‡</sup> | 84 <sup>‡</sup> | 83 <sup>‡</sup> | 82 <sup>‡</sup> | 81 <sup>‡</sup> | 80 <sup>‡</sup> | | | Serial Port 1 Control | 80H <sup>‡</sup> | SM0_1/<br>FE_1 | SM1_1 | SM2_1 | REN_1 | TB8_1 | RB8_1 | TI_1 | RI_1 | 00H | | Serial Port 1 Data buffer Register | 81H <sup>‡</sup> | | l . | | | | l. | I. | I | XXH | | Serial Port 1 Address Register | 82H <sup>‡</sup> | | | | | | | | | 00H | | Serial Port 1 Address Enable | 83H <sup>‡</sup> | | | | | | | | | 00H | | Serial Port 1 Status | 84H <sup>‡</sup> | DBMOD_<br>1 | INTLO_1 | CIDIS_1 | DBISEL1 | FE_1 | BR_1 | OE_1 | STINT_1 | 00H% | | Stack Pointer (or Stack Pointer<br>Low Byte When EDATA<br>Supported) | 81H | | | | | | | | | | | Stack Pointer High | FBH <sup>‡</sup> | | | | | | | | | 00H | | | | 8F | 8E | 8D | 8C | 8B | 8A | 89 | 88 | | | Timer Control Register | 88H | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | 00H | | | | | | _ | _ | | _ | | | | | | | CF | CE | CD | CC | СВ | CA | C9 | C8 | | | Timer2 Control Register | C8H | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/RL2 | 00H | | Fimer2 Mode Control | С9Н | - | - | - | - | - | - | T2OE | DCEN | 00H <sup>%</sup> | | | Firmer2 Capture High Firmer2 Capture Low Serial Port 0 Control Serial Port 0 Data Buffer Register Serial Port 0 Address Register Serial Port 0 Address Enable Serial Port 0 Status Serial Port 1 Data buffer Register Serial Port 1 Data buffer Register Serial Port 1 Address Register Serial Port 1 Status Serial Port 1 Status Stack Pointer (or Stack Pointer Low Byte When EDATA Supported) Stack Pointer High Firmer Control Register | CBH CAH CAH CAH CAH CAH CAH CAH CAH | Program Status Word Firmer2 Capture High Firmer2 Capture Low Serial Port 0 Control Serial Port 0 Data Buffer Register Serial Port 0 Address Register Serial Port 0 Address Enable Serial Port 0 Status Serial Port 0 Status Serial Port 1 Control Serial Port 1 Data buffer Register Serial Port 1 Address Register Serial Port 1 Address Register Serial Port 1 Status P | Program Status Word Political Port 0 Cah Program Status Politic Program Pro | DOH CY AC F0 | DOH CY AC F0 RS1 | DOH CY AC F0 RS1 RS0 | DOH CY AC F0 RS1 RS0 OV | DOH CY AC F0 RS1 RS0 OV F1 | Demonstratus Demo | 2002 Aug 11 11 # 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM ### P87C51MB2/P87C51MC2 ### **Special Function Registers (Continued)** | SYMBOL | DESCRIPTION | DIRECT<br>ADDRESS | MSB | BIT ADD | RESS, SYN | MBOL, OR A | ALTERNAT | E PORT FU | NCTION | LSB | Reset<br>Value | |---------|------------------------|-------------------|------|---------|-----------|------------|----------|-----------|--------|--------|------------------| | | | | | | | | | | | | | | TH0 | Timer 0 High | 8CH | | | | | | | | | 00H | | TH1 | Timer 1 High | 8DH | | | | | | | | | 00H | | TH2 | Timer 2 High | CDH | | | | | | | | | 00H | | TL0 | Timer 0 Low | 8AH | | | | | | | | | 00H | | TL1 | Timer 1 Low | 8BH | | | | | | | | | 00H | | TL2 | Timer 2 Low | CCH | | | | | | | | | 00H | | | | | | | | | | | | | | | TMOD | Timer 0 and 1 Mode | 89H | GATE | C/T | M1 | MO | GATE | C/T | M1 | MO | 00H | | | | | | | | | | | | | | | WDTRST# | Watchdog Timer Reset | A6H | | | | | | | | | FFH | | | | | | | | | | | | | | | WDCON# | Watchdog Timer Control | 8FH <sup>‡</sup> | - | - | - | - | - | WDPRE2 | WDPRE1 | WDPRE0 | 00H <sup>%</sup> | | | | | | | | | | | | | | #### Notes: - \* SFRs are bit addressable. - # SFRs are modified from or added to the 80C51 SFRs. - ‡ Extended SFRs accessed by preceeding the instruction with MX escape (opcode A5h). - Reserved bits, must be written with 0's. - & Power on reset is 10H. Other reset is 00H. - § BRGR1 and BRGR0 must only be written if BRGEN in BRGCON SFR is '0'. If any of them is written if BRGEN = 1, result is unpredictable. - % The unimplemented bits (labeled '-') in the SFRs are 'X's (unknown) at all times. '1's should NOT be written to these bits, as they may be used for other purposes in future derivatives. The reset values shown for these bits are '0's although they are unknown when read. 2002 Aug 11 12 ## 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM #### P87C51MB2/P87C51MC2 #### **FUNCTIONAL DESCRIPTION** For more detailed information, please refer to the P87C51Mx2 User Manual or the 51MX Architecture Specification. #### **SECURITY BITS** The P87C51Mx2 has security bits to protect users' firmware codes. With none of the security bits programmed, the code in the program memory can be verified. With only security bit 1 (see Table 1) is programmed, MOVC instructions executed from external program memory are disabled from fetching code bytes from the internal memory. EA is latched on Reset and all further programming of EPROM is disabled. When security bits 1 and 2 are programmed, in addition to the above, verify mode is disabled. When all three security bits are programmed, all of the conditions above apply and all external program memory execution is disabled. . | | Security | y Bits <sup>1,2</sup> | | | |---|----------|-----------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Bit 1 | Bit 2 | Bit 3 | Protection Description | | 1 | U | U | U | No program security features enabled. EEPROM is programmable and verifiable. | | 2 | Р | U | U | MOVC instructions executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on Reset, and further programming of the EPROM is disabled. | | 3 | Р | Р | U | Same as 2, also verification is disabled. | | 4 | 4 P P P | | Р | Same as 3, external execution is disabled. | #### Notes: **Table 1: EPROM Security Bits** <sup>1.</sup> P - programmed. U- unprogrammed. <sup>2.</sup> Any other combination of security bits is not defined. # 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM #### P87C51MB2/P87C51MC2 #### **ABSOLUTE MAXIMUM RATINGS** | PARAMETER | RATING | UNIT | |----------------------------------------------------------------------------------|-------------------------------|------| | Operating temperature under bias | 0 to +70 | °C | | Storage temperature range | -65 to +150 | °C | | Voltage on EA/V <sub>PP</sub> pin to V <sub>SS</sub> | 0 to + 13.0 | V | | Voltage on any other pin to V <sub>SS</sub> | -0.5 to V <sub>DD</sub> +0.5V | V | | Maximum I <sub>OL</sub> per I/O pin | 20 | mA | | Power dissipation (based on package heat transfer, not device power consumption) | 1.5 | W | #### Notes: - 1. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in the AC and DC Electrical Characteristics section of this specification are not implied. - 2. This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum. - 3. Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted. 14 ## 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM #### P87C51MB2/P87C51MC2 #### DC ELECTRICAL CHARACTERISTICS $V_{DD} = 2.7V$ to 5.5V unless otherwise specified; Tamb = 0 to +70°C for commercial, unless otherwise specified. | OVMDOL | DADAMETED | TEGT CONDITIONS | | LIMITS | | | |------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------|------------------|------------------------------------|------| | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>1</sup> | MAX | UNIT | | $V_{IL}$ | Input low voltage | | -0.5 | | 0.2V <sub>DD</sub> -0.1 | V | | $V_{IH}$ | Input high voltage (ports 0, 1, 2, 3, 4, EA) | | 0.2V <sub>DD</sub> +0.9 | | V <sub>DD</sub> +0.5 | V | | V <sub>IH1</sub> | Input high voltage, XTAL1, RST | | 0.7V <sub>DD</sub> | | V <sub>DD</sub> +0.5 | V | | V <sub>OL</sub> | Output low voltage, ports 1, 2, 3, 4 <sup>8</sup> | $V_{DD} = 4.5V, I_{OL} = 1.6mA$<br>$V_{DD} = 2.7V, I_{OL} = 3.2mA$ | | | 0.4 | V | | V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN <sup>7,8</sup> | $V_{DD} = 4.5V, I_{OL} = 3.2mA$<br>$V_{DD} = 2.7V, I_{OL} = ?mA$ | | | 0.4 | V | | V <sub>OH</sub> | Output high voltage, ports 1, 2, 3, 4 | $V_{DD} = 4.5V, I_{OH} = -30\mu A$<br>$V_{DD} = 2.7V, I_{OH} = -10mA$ | V <sub>DD</sub> - 0.7 | | | V | | V <sub>OH1</sub> | Output high voltage (port 0 in external bus mode), ALE <sup>9</sup> , PSEN <sup>3</sup> | $V_{DD} = 4.5V$ , $I_{OH} = -3.2mA$<br>$V_{DD} = 2.7V$ , $I_{OH} = -3.2mA$ | V <sub>DD</sub> - 0.7 | | | V | | I <sub>IL</sub> | Logical 0 input current, ports 1, 2, 3, 4 | $V_{IN} = 0.4V$ | -1 | | -75 | μΑ | | I <sub>TL</sub> | Logical 1 -to-0 transition current, ports 1, 2, 3, 4 <sup>8</sup> | 4.5V < V <sub>DD</sub> < 5.5V,<br>V <sub>IN</sub> = 2.0V, See Note 4 | | | -650 | μΑ | | I <sub>L1</sub> | Input leakage current, port 0 | $0.45 < V_{IN} < V_{DD}$ -0.3 | | | ±10 | μΑ | | | Power supply current | See Note 5 | | | | | | | Active mode (see Note 5) | V <sub>DD</sub> = 5.5V | | | 7+ 2.7 x<br>f <sub>OSC</sub> [MHz] | mA | | | | V <sub>DD</sub> = 3.6V | | | 4+ 1.3 x<br>f <sub>OSC</sub> [MHz] | | | I <sub>CC</sub> | Idle mode (see Note 5) | V <sub>DD</sub> = 5.5V | | | 4+ 1.3 x<br>f <sub>OSC</sub> [MHz] | mA | | | | V <sub>DD</sub> = 3.6V | | | 1+ 1.0 x<br>f <sub>OSC</sub> [MHz] | | | | Power-down mode or clock stopped (see | | | 20 | | μΑ | | | Figure 9 for conditions) | | | | 100 | μΑ | | R <sub>RST</sub> | Internal reset pull-down resistor | | 40 | | 225 | k | | C <sub>10</sub> | Pin capacitance <sup>10</sup> (except <del>EA</del> ) | | | | 15 | pF | #### Notes: - 1. Typical ratings are not guaranteed. The values listed are at room temperature (+25°C), 5V, unless otherwise stated. - 2. Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the V<sub>OL</sub> of ALE and ports 1, 3 and 4. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading>100 pF), the noise pulse on the ALE pin may exceed 0.8 V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. I<sub>OL</sub> can exceed these conditions provided that no single output sinks more than 5mA and no more than two outputs exceed the test conditions. - 3. Capacitive loading on ports 0 and 2 may cause the V<sub>OH</sub> on ALE and PSEN to momentarily fall below the V<sub>DD</sub>-0.7V specification when the address bits are stabilizing. - 4. Pins of ports 1, 2, 3 and 4 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when $V_{IN}$ is approximately 2 V for 4.5V < $V_{DD}$ < 5.5V. 15 - 5. See Figures 6 through 9 for I<sub>CC</sub> test conditions. f<sub>OSC</sub> is the oscillator requency in MHz. - 6. This value applies to Tamb = $0^{\circ}$ C to $+70^{\circ}$ C. - 7. Load capacitance for port 0, ALE, and $\overline{\text{PSEN}} = 100 \text{ pF}$ , load capacitance for all other outputs = 80pF # **80C51 8-bit microcontroller family with extended memory** 64KB/96KB OTP with 2KB/3KB RAM P87C51MB2/P87C51MC2 8. Under steady state (non-transient) conditions, $I_{OL}$ must be externally limited as follows: If $I_{OL}$ exceeds the test condition, $V_{OL}$ may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions. 9. ALE is tested to $V_{OH1}$ , except when ALE is off then $V_{OH}$ is the voltage specification. 10. Pin capacitance is characterized but not tested. # **80C51 8-bit microcontroller family with extended memory** 64KB/96KB OTP with 2KB/3KB RAM ## P87C51MB2/P87C51MC2 ### **AC ELECTRICAL CHARACTERISTICS** $T_{amb} = 0$ to +70°C, unless otherwise specified. Formulae including $t_{CLCL}$ assume oscillator signal with 50/50 duty cycle. 1,2,3 | | | C, unless otherwise specified. F | | 2.7V < VDD < 5 | | | | 1.5V < VDD < 5 | | | | |--------------------|--------|----------------------------------------------------------------------|--------------------------|--------------------------------------|---------------------|--------------------|--------------------------|--------------------------------------|---------------------|-------------------|-----| | SYMBOL | FIGURE | PARAMETER | Variable | e Clock <sup>4</sup> | f <sub>OSC</sub> =1 | 12MHz <sup>4</sup> | Variable | e Clock <sup>4</sup> | f <sub>osc</sub> =2 | 4MHz <sup>4</sup> | UNI | | | (S) | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | fosc | 1 | Oscillator frequency | 0 | 12 | | | 0 | 24 | | | MH | | t <sub>CLCL</sub> | 1 | CLock cycle | | | 83 | | | | 41.5 | | ns | | t <sub>LHLL</sub> | 1 | ALE pulse width | t <sub>CLCL</sub> -15 | | 68 | | t <sub>CLCL</sub> -15 | | 26 | | ns | | t <sub>AVLL</sub> | 1,2,3 | Address valid to ALE low | 0.5t <sub>CLCL</sub> -15 | | 8 | | 0.5t <sub>CLCL</sub> -15 | | 5 | | ns | | t <sub>LLAX</sub> | 1,2,3 | Address hold after ALE low | 0.5t <sub>CLCL</sub> -25 | | 16 | | 0.5t <sub>CLCL</sub> -15 | | 5 | | ns | | t <sub>LLIV</sub> | 1 | ALE low to valid instruction in | | 2t <sub>CLCL</sub> -45 | | 121 | | 2t <sub>CLCL</sub> -30 | | 53 | ns | | $t_{LLPL}$ | 1 | ALE low to PSEN low | 0.5t <sub>CLCL</sub> -25 | | 16 | | 0.5t <sub>CLCL</sub> -12 | | 8 | | ns | | t <sub>PLPH</sub> | 1 | PSEN pulse width | 1.5t <sub>CLCL</sub> -25 | | 100 | | 1.5t <sub>CLCL</sub> -20 | | 42 | | ns | | t <sub>PLIV</sub> | 1 | PSEN low to valid instruction in | | 1.5t <sub>CLCL</sub> -45 | | 80 | | 1.5t <sub>CLCL</sub> -35 | | 27 | ns | | $t_{PXIX}$ | 1 | Input instruction hold after PSEN | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>PXIZ</sub> | 1 | Input instruction float after PSEN | | 0.5t <sub>CLCL</sub> -10 | | 31 | | 0.5t <sub>CLCL</sub> -5 | | 15 | ns | | t <sub>AVIV</sub> | 1 | Address to valid instruction in (non-<br>Extended Addressing Mode) | | 2.5t <sub>CLCL</sub> -35 | | 173 | | 2.5t <sub>CLCL</sub> -30 | | 74 | ns | | t <sub>AVIV1</sub> | 1 | Address (A16-A22) to valid instruction in (Extended Addressing Mode) | | 1.5t <sub>CLCL</sub> -44 | | 81 | | 1.5t <sub>CLCL</sub> -34 | | 28 | ns | | t <sub>PLAZ</sub> | 1 | PSEN low to address float | | 16 | | 16 | | 8 | | 8 | ns | | Data Mem | | | | | | | | | | | 1 | | t <sub>RLRH</sub> | 2 | RD pulse width | 3t <sub>CLCL</sub> -25 | | 225 | | 3t <sub>CLCL</sub> -20 | | 105 | | ns | | t <sub>WLWH</sub> | 3 | WR pulse width | 3t <sub>CLCL</sub> -25 | 0.51 | 225 | | 3t <sub>CLCL</sub> -20 | 0.5: 40 | 105 | | ns | | t <sub>RLDV</sub> | 2 | RD low to valid data in | _ | 2.5t <sub>CLCL</sub> -55 | | 153 | _ | 2.5t <sub>CLCL</sub> -40 | | 64 | ns | | t <sub>RHDX</sub> | 2 | Data hold after RD | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>RHDZ</sub> | 2 | Data float after RD | | t <sub>CLCL</sub> -20 | | 63 | | t <sub>CLCL</sub> -15 | | 26 | ns | | t <sub>LLDV</sub> | 2 | ALE low to valid data in | | 4t <sub>CLCL</sub> -50 | | 283 | | 4t <sub>CLCL</sub> -35 | | 131 | ns | | t <sub>AVDV</sub> | 2 | Address to valid data in (non-Extended Addressing Mode) | | 4.5t <sub>CLCL</sub> -40 | | 335 | | 4.5t <sub>CLCL</sub> -30 | | 157 | ns | | t <sub>AVDV1</sub> | 2 | Address (A16-A22) to valid data in (Extended Addressing Mode) | | 3.5t <sub>CLCL</sub> -45 | | 246 | | 3.5t <sub>CLCL</sub> -35 | | 110 | ns | | t <sub>LLWL</sub> | 2,3 | ALE loe to RD or WR low | 1.5t <sub>CLCL</sub> -5 | 1.5t <sub>CLCL</sub> +20 | 120 | 145 | 1.5t <sub>CLCL</sub> -10 | 1.5t <sub>CLCL</sub> +20 | 52 | 82 | ns | | t <sub>AVWL</sub> | 2,3 | Address valid to WR or RD low (non-<br>Extended Addressing Mode) | 2t <sub>CLCL</sub> -5 | | 161 | | 2t <sub>CLCL</sub> -5 | | 78 | | ns | | t <sub>AVWL1</sub> | 2,3 | Address (A16-A22) valid to WR or RD low (Extended Addressing Mode) | t <sub>CLCL</sub> -10 | | 73 | | t <sub>CLCL</sub> -10 | | 31 | | ns | | $t_{QVWX}$ | 3 | Data valid to WR transition | 0.5t <sub>CLCL</sub> -20 | | 21 | | 0.5t <sub>CLCL</sub> -15 | | 5 | | ns | | $t_{WHQX}$ | 3 | Data hold after WR | 0.5t <sub>CLCL</sub> -25 | | 16 | | 0.5t <sub>CLCL</sub> -11 | | 9 | | ns | | $t_{QVWH}$ | 3 | Data valid to WR high | 3.5t <sub>CLCL</sub> -10 | | 281 | | 3.5t <sub>CLCL</sub> -10 | | 135 | | ns | | t <sub>RLAZ</sub> | 2 | RD low to address float | | 0 | | 0 | | 0 | | 0 | ns | | $t_{WHLH}$ | 2,3 | RD or WR high to ALE high | 0.5t <sub>CLCL</sub> -20 | 0.5t <sub>CLCL</sub> +10 | 21 | 51 | 0.5t <sub>CLCL</sub> -11 | 0.5t <sub>CLCL</sub> +10 | 9 | 30 | ns | | External C | | | | | | | | | | | | | t <sub>CHCX</sub> | 5 | High time | 33 | t <sub>CLCL</sub> -t <sub>CLCX</sub> | 33 | | 16 | t <sub>CLCL</sub> -t <sub>CLCX</sub> | 16 | | ns | | t <sub>CLCX</sub> | 5 | Low time | 33 | t <sub>CLCL</sub> -t <sub>CHCX</sub> | 33 | | 16 | t <sub>CLCL</sub> -t <sub>CHCX</sub> | 16 | | ns | | t <sub>CLCH</sub> | 5 | Rise time | | 8 | | 8 | | 4 | | 4 | ns | | t <sub>CHCL</sub> | 5 | Fall Time | | 8 | | 8 | | 4 | | 4 | ns | | Shift Regi | | | 0: | | | | 0' | | | | | | t <sub>XLXL</sub> | 4 | Serial port clock cycle time | 6t <sub>CLCL</sub> | | 500 | | 6t <sub>CLCL</sub> - | | 250 | | ns | | t <sub>QVXH</sub> | 4 | Output data setup to clock rising edge | 5t <sub>CLCL</sub> -10 | | 406 | | 5t <sub>CLCL</sub> -10 | | 198 | | ns | | t <sub>XHQX</sub> | 4 | Output data hold after clock rising edge | t <sub>CLCL</sub> -10 | | 68 | | t <sub>CLCL</sub> -15 | | 26 | | ns | | t <sub>XHDX</sub> | 4 | Input data hold after clock rising edge | 0 | | 0 | | 0 | | 0 | | ns | | $t_{XHDV}$ | 4 | Clock rising edge to input data valid | | 5t <sub>CLCL</sub> -55 | | 361 | | 5t <sub>CLCL</sub> -35 | | 173 | ns | 2002 Aug 11 17 ## 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM #### P87C51MB2/P87C51MC2 #### Notes: - 1. Parameters are valid over operating temperature range unless otherwise specified. - 2. Load capacitance for port 0, ALE, and $\overline{\text{PSEN}}$ = 100pF, load capacitance for all other outputs = 80pF. - 3. Interfacing the microcontroller to devices with float times up to 45ns is permitted. This limited bus contention will not cause damage to Port 0 drivers. - 4. Parts are tested down to 2 MHz, but are guaranteed to operate down to 0Hz. #### **EXPLANATION OF AC SYMBOLS** Each timing symbol has five characters. The first character is always 't' (= time). The other characters, depending on their positions, indicate the name of a signal or the logical status of that signal. The designations are: - A Address - C Clock - D Input data - H Logic level high - I Instruction (program memory contents) - L Logic level low, or ALE - P-PSEN - Q Output data - R RD signal - t Time - V Valid - W- WR signal - X No longer a valid logic level - Z Float #### **Examples:** t<sub>AVII</sub> - Time for address valid to ALE low. $t_{\mathsf{LLPL}}$ - Time for ALE low to PSEN low Figure 1: External Program Memory Read Cycle Figure 2: External Data Memory Read Cycle Figure 3: External Data Memory Write Cycle # 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM ## P87C51MB2/P87C51MC2 Figure 4: Shift Register Mode Timing Figure 5: External Clock Drive # 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM ## P87C51MB2/P87C51MC2 Figure 6: I<sub>CC</sub> Test Condition, Active Mode (All other pins are disconnected) Figure 7: $I_{CC}$ Test Condition, Idle Mode (All other pins are disconnected) # 80C51 8-bit microcontroller family with extended memory 64KB/96KB OTP with 2KB/3KB RAM ### P87C51MB2/P87C51MC2 Figure 8: Clock Signal Waveform for $I_{CC}$ Tests in Active and Idle Modes $t_{CLCH} = t_{CHCL} = 5$ ns Figure 9: $I_{CC}$ Test Condition, Power Down Mode (All other pins are disconnected, $V_{DD}$ = 2.0V to 5.5V) 22