/*-------------------------------------------------------------------------- REG558.H Header file for the 80558 Processor. Copyright (c) 1988-2002 Keil Elektronik GmbH and Keil Software, Inc. All rights reserved. --------------------------------------------------------------------------*/ #ifndef __REG558_H__ #define __REG558_H__ /* BYTE Register */ sfr P0 = 0x80; sfr P1 = 0x90; sfr P2 = 0xA0; sfr P3 = 0xB0; sfr P4 = 0xC0; sfr P5 = 0xC7; sfr PSW = 0xD0; sfr ACC = 0xE0; sfr B = 0xF0; sfr SP = 0x81; sfr DPL = 0x82; sfr DPH = 0x83; sfr PCON = 0x87; sfr TCON = 0x88; sfr TMOD = 0x89; sfr TL0 = 0x8A; sfr TL1 = 0x8B; sfr TH0 = 0x8C; sfr TH1 = 0x8D; sfr IEN0 = 0xA8; sfr IEN1 = 0xE8; sfr IP0 = 0xB8; sfr IP1 = 0xF8; sfr S0CON = 0x98; sfr S0BUF = 0x99; sfr CML0 = 0xA9; sfr CML1 = 0xAA; sfr CML2 = 0xAB; sfr CTL0 = 0xAC; sfr CTL1 = 0xAD; sfr CTL2 = 0xAE; sfr CTL3 = 0xAF; sfr ADRSL0 = 0x86; sfr ADRSL1 = 0x96; sfr ADRSL2 = 0xA6; sfr ADRSL3 = 0xB6; sfr ADRSL4 = 0xC6; sfr ADRSL5 = 0xD6; sfr ADRSL6 = 0xE6; sfr ADRSL7 = 0xF6; sfr TM2IR = 0xC8; sfr CMH0 = 0xC9; sfr CMH1 = 0xCA; sfr CMH2 = 0xCB; sfr CTH0 = 0xCC; sfr CTH1 = 0xCD; sfr CTH2 = 0xCE; sfr CTH3 = 0xCF; sfr ADCON = 0xD7; sfr S1CON = 0xD8; sfr S1STA = 0xD9; sfr S1DAT = 0xDA; sfr S1ADR = 0xDB; sfr ADPSS = 0xE7; sfr TM2CON = 0xEA; sfr CTCON = 0xEB; sfr TML2 = 0xEC; sfr TMH2 = 0xED; sfr STE = 0xEE; sfr RTE = 0xEF; sfr ADRSH = 0xF7; sfr PLLCON = 0xF9; sfr XRAMP = 0xFA; sfr FMCON = 0xFB; /* only in 89CE558!! */ sfr PWM0 = 0xFC; sfr PWM1 = 0xFD; sfr PWMP = 0xFE; sfr T3 = 0xFF; /* BIT Register */ /* PSW */ sbit CY = 0xD7; sbit AC = 0xD6; sbit F0 = 0xD5; sbit RS1 = 0xD4; sbit RS0 = 0xD3; sbit OV = 0xD2; sbit F1 = 0xD1; sbit P = 0xD0; /* TCON */ sbit TF1 = 0x8F; sbit TR1 = 0x8E; sbit TF0 = 0x8D; sbit TR0 = 0x8C; sbit IE1 = 0x8B; sbit IT1 = 0x8A; sbit IE0 = 0x89; sbit IT0 = 0x88; /* IEN0 */ sbit EA = 0xAF; sbit EAD = 0xAE; sbit ES1 = 0xAD; sbit ES0 = 0xAC; sbit ET1 = 0xAB; sbit EX1 = 0xAA; sbit ET0 = 0xA9; sbit EX0 = 0xA8; /* IEN1 */ sbit ET2 = 0xEF; sbit ECM2 = 0xEE; sbit ECM = 0xED; /* ECM1? */ sbit ECM0 = 0xEC; sbit ECT3 = 0xEB; sbit ECT2 = 0xEA; sbit ECT1 = 0xE9; sbit ECT0 = 0xE8; /* IP0 */ sbit PAD = 0xBE; sbit PS1 = 0xBD; sbit PS0 = 0xBC; sbit PT1 = 0xBB; sbit PX1 = 0xBA; sbit PT0 = 0xB9; sbit PX0 = 0xB8; /* IP1 */ sbit PT2 = 0xFF; sbit PCM2 = 0xFE; sbit PCM1 = 0xFD; sbit PCM0 = 0xFC; sbit PCT3 = 0xFB; sbit PCT2 = 0xFA; sbit PCT1 = 0xF9; sbit PCT0 = 0xF8; /* S0CON */ sbit SM0 = 0x9F; sbit SM1 = 0x9E; sbit SM2 = 0x9D; sbit REN = 0x9C; sbit TB8 = 0x9B; sbit RB8 = 0x9A; sbit TI = 0x99; sbit RI = 0x98; /* TM2IR */ sbit T2OV = 0xCF; sbit CMI2 = 0xCE; sbit CMI1 = 0xCD; sbit CMI0 = 0xCC; sbit CTI3 = 0xCB; sbit CTI2 = 0xCA; sbit CTI1 = 0xC9; sbit CTI0 = 0xC8; /* S1CON */ sbit CR2 = 0xDF; sbit ENS1 = 0xDE; sbit STA = 0xDD; sbit STO = 0xDC; sbit SI = 0xDB; sbit AA = 0xDA; sbit CR1 = 0xD9; sbit CR0 = 0xD8; #endif