# EZ-USB FX1™ USB Microcontroller Full-speed USB Peripheral Controller #### 1.0 Features - Single-chip integrated USB transceiver, SIE, and enhanced 8051 microprocessor - Fit, form and function upgradable to the FX2LP (CY7C68013A) - Pin-compatible - Object-code-compatible - Functionally-compatible (FX1 functionality is a Subset of the FX2LP) - Draws no more than 65 mA in any mode making the FX1 suitable for bus powered applications - Software: 8051 runs from internal RAM, which is: - Downloaded via USB - Loaded from EEPROM - External memory device (128-pin configuration only) - 16 KBytes of on-chip Code/Data RAM - Four programmable BULK/INTERRUPT/ISOCH-RONOUS endpoints - Buffering options: double, triple, and guad - Additional programmable (BULK/INTERRUPT) 64-byte endpoint - · 8- or 16-bit external data interface - Smart Media Standard ECC generation - GPIF - Allows direct connection to most parallel interfaces; 8- and 16-bit - Programmable waveform descriptors and configuration registers to define waveforms - Supports multiple Ready (RDY) inputs and Control (CTL) outputs - Integrated, industry standard 8051 with enhanced features - -Up to 48-MHz clock rate - Four clocks per instruction cycle - —Two USARTS - —Three counter/timers - Expanded interrupt system - -Two data pointers - 3.3V operation with 5V tolerant inputs - Smart SIE - Vectored USB interrupts - Separate data buffers for the Setup and DATA portions of a CONTROL transfer - Integrated I<sup>2</sup>C controller, runs at 100 or 400 KHz - 48-MHz, 24-MHz, or 12-MHz 8051 operation - Four integrated FIFOs - Brings glue and FIFOs inside for lower system cost - Automatic conversion to and from 16-bit buses - Master or slave operation - FIFOs can use externally supplied clock or asynchronous strobes - Easy interface to ASIC and DSP ICs - Vectored for FIFO and GPIF interrupts - Up to 40 general purpose I/Os - Three package options—128-pin TQFP, 100-pin TQFP, and 56-pin QFN Lead-free ## 2.0 Functional Description EZ-USB FX1™ (CY7C64713/4) is a full-speed highly integrated, USB microcontroller. By integrating the USB transceiver, serial interface engine (SIE), enhanced 8051 microcontroller, and a programmable peripheral interface in a single chip, Cypress has created a very cost-effective solution that provides superior time-to-market advantages. Because it incorporates the USB transceiver, the EZ-USB FX1 is more economical, providing a smaller footprint solution than USB SIE or external transceiver implementations. With EZ-USB FX1, the Cypress Smart SIE handles most of the USB protocol in hardware, freeing the embedded microcontroller for application-specific functions and decreasing development time to ensure USB compatibility. The General Programmable Interface (GPIF) and Master/Slave Endpoint FIFO (8- or 16-bit data bus) provides an easy and glueless interface to popular interfaces such as ATA, UTOPIA, EPP, PCMCIA, and most DSP/processors. Three lead-free packages are defined for the family: 56 QFN, 100 TQFP, and 128 TQFP. # 3.0 Applications - DSL modems - · ATA interface - · Memory card readers - · Legacy conversion devices - Home PNA - · Wireless LAN - MP3 players - Networking The "Reference Designs" section of the cypress website provides additional tools for typical USB applications. Each reference design comes complete with firmware source and object code, schematics, and documentation. Please visit http://www.cypress.com for more information. #### 4.0 Functional Overview #### 4.1 USB Signaling Speed FX1 operates at one of the three rates defined in the USB Specification Revision 2.0, dated April 27, 2000: • Full speed, with a signaling bit rate of 12 Mbps. FX1 does not support the low-speed signaling mode of 1.5 Mbps or the high-speed mode of 480 Mbps. #### 4.2 8051 Microprocessor The 8051 microprocessor embedded in the FX1 family has 256 bytes of register RAM, an expanded interrupt system, three timer/counters, and two USARTs. #### 4.2.1 8051 Clock Frequency FX1 has an on-chip oscillator circuit that uses an external 24-MHz (±100 ppm) crystal with the following characteristics: - Parallel resonant - Fundamental mode - 500-μW drive level - 12-pF (5% tolerance) load capacitors. An on-chip PLL multiplies the 24-MHz oscillator up to 480 MHz, as required by the transceiver/PHY, and internal counters divide it down for use as the 8051 clock. The default 8051 clock frequency is 12 MHz. The clock frequency of the 8051 can be changed by the 8051 through the CPUCS register, dynamically. The CLKOUT pin, which can be three-stated and inverted using internal control bits, outputs the 50% duty cycle 8051 clock, at the selected 8051 clock frequency—48, 24, or 12 MHz. #### 4.2.2 USARTS FX1 contains two standard 8051 USARTs, addressed via Special Function Register (SFR) bits. The USART interface pins are available on separate I/O pins, and are not multiplexed with port pins. UART0 and UART1 can operate using an internal clock at 230 KBaud with no more than 1% baud rate error. 230-KBaud operation is achieved by an internally derived clock source that generates overflow pulses at the appropriate time. The internal clock adjusts for the 8051 clock rate (48, 24, 12 MHz) such that it always presents the correct frequency for 230-KBaud operation. [1] ## 4.2.3 Special Function Registers Certain 8051 SFR addresses are populated to provide fast access to critical FX1 functions. These SFR additions are shown in *Table 4-1*. Bold type indicates non-standard, enhanced 8051 registers. The two SFR rows that end with "0" and "8" contain bit-addressable registers. The four I/O ports A–D use the SFR addresses used in the standard 8051 for ports 0–3, which are not implemented in FX1. Because of the faster and more efficient SFR addressing, the FX1 I/O ports are not addressable in external RAM space (using the MOVX instruction). 12-pF capacitor values assumes a trace capacitance of 3 pF per side on a four-layer FR4 PCA Figure 4-1. Crystal Configuration #### Note: <sup>1. 115-</sup>KBaud operation is also possible by programming the 8051 SMOD0 or SMOD1 bits to a "1" for UART0 and/or UART1, respectively. #### 4.3 I<sup>2</sup>C Bus FX1 supports the I<sup>2</sup>C bus as a master only at 100/400 KHz. SCL and SDA pins have open-drain outputs and hysteresis inputs. These signals must be pulled up to 3.3V, even if no I<sup>2</sup>C device is connected. #### Table 4-1. Special Function Registers #### 4.4 Buses All packages: 8- or 16-bit "FIFO" bidirectional data bus, multiplexed on I/O ports B and D. 128-pin package: adds 16-bit output-only 8051 address bus, 8-bit bidirectional data bus. | х | 8x | 9x | Ax | Вх | Сх | Dx | Ex | Fx | |---|-------|-----------|--------------|----------------|--------|-------|-----|-----| | 0 | IOA | IOB | IOC | IOD | SCON1 | PSW | ACC | В | | 1 | SP | EXIF | INT2CLR | IOE | SBUF1 | | | | | 2 | DPL0 | MPAGE | INT4CLR | OEA | | | | | | 3 | DPH0 | | | OEB | | | | | | 4 | DPL1 | | | OEC | | | | | | 5 | DPH1 | | | OED | | | | | | 6 | DPS | | | OEE | | | | | | 7 | PCON | | | | | | | | | 8 | TCON | SCON0 | IE | IP | T2CON | EICON | EIE | EIP | | 9 | TMOD | SBUF0 | | | | | | | | Α | TL0 | AUTOPTRH1 | EP2468STAT | EP01STAT | RCAP2L | | | | | В | TL1 | AUTOPTRL1 | EP24FIFOFLGS | GPIFTRIG | RCAP2H | | | | | С | TH0 | reserved | EP68FIFOFLGS | | TL2 | | | | | D | TH1 | AUTOPTRH2 | | GPIFSGLDATH | TH2 | | | | | Е | CKCON | AUTOPTRL2 | | GPIFSGLDATLX | | | | | | F | | reserved | AUTOPTRSETUP | GPIFSGLDATLNOX | | | | | #### 4.5 USB Boot Methods During the power-up sequence, internal logic checks the I<sup>2</sup>C port for the connection of an EEPROM whose first byte is either 0xC0 or 0xC2. If found, it uses the VID/PID/DID values in the EEPROM in place of the internally stored values (0xC0), or it boot-loads the EEPROM contents into internal RAM (0xC2). If no EEPROM is detected, FX1 enumerates using internally stored descriptors. The default ID values for FX1 are VID/PID/DID (0x04B4, 0x6473, 0xAxxx where xxx=Chip revision).<sup>[2]</sup> Table 4-2. Default ID Values for FX1 | Default VID/PID/DID | | | | | | | |---------------------|--------|-----------------------------------------------------------------------|--|--|--|--| | Vendor ID | 0x04B4 | Cypress Semiconductor | | | | | | Product ID | 0x6473 | EZ-USB FX1 | | | | | | Device release | 0xAnnn | Depends chip revision (nnn = chip revision where first silicon = 001) | | | | | ## 4.6 ReNumeration™ Because the FX1's configuration is soft, one chip can take on the identities of multiple distinct USB devices. When first plugged into USB, the FX1 enumerates automatically and downloads firmware and USB descriptor tables over the USB cable. Next, the FX1 enumerates again, this time as a device defined by the downloaded information. This patented two-step process, called ReNumeration $^{\text{TM}}$ , happens instantly when the device is plugged in, with no hint that the initial download step has occurred. Two control bits in the USBCS (USB Control and Status) register control the ReNumeration process: DISCON and RENUM. To simulate a USB disconnect, the firmware sets DISCON to 1. To reconnect, the firmware clears DISCON to 0. Before reconnecting, the firmware sets or clears the RENUM bit to indicate whether the firmware or the Default USB Device will handle device requests over endpoint zero: if RENUM = 0, the Default USB Device will handle device requests; if RENUM = 1, the firmware will. ## 4.7 Bus-powered Applications The FX1 fully supports bus-powered designs by enumerating with less than 100 mA as required by the USB specification. #### 4.8 Interrupt System #### 4.8.1 INT2 Interrupt Request and Enable Registers FX1 implements an autovector feature for INT2 and INT4. There are 27 INT2 (USB) vectors, and 14 INT4 (FIFO/GPIF) vectors. See EZ-USB Technical Reference Manual (TRM) for more details. #### Note 2. The I<sup>2</sup>C bus SCL and SDA pins must be pulled up, even if an EEPROM is not connected. Otherwise this detection method does not work properly. #### 4.8.2 USB-Interrupt Autovectors The main USB interrupt is shared by 27 interrupt sources. To save the code and processing time that normally would be required to identify the individual USB interrupt source, the FX1 provides a second level of interrupt vectoring, called Autovectoring. When a USB interrupt is asserted, the FX1 pushes the program counter onto its stack then jumps to address 0x0043, where it expects to find a "jump" instruction to the USB Interrupt service routine. The FX1 jump instruction is encoded as shown in *Table 4-3*. If Autovectoring is enabled (AV2EN = 1 in the INTSETUP register), the FX1 substitutes its INT2VEC byte. Therefore, if the high byte ("page") of a jump-table address is preloaded at location 0x0044, the automatically-inserted INT2VEC byte at 0x0045 will direct the jump to the correct address out of the 27 addresses within the page. #### 4.8.3 FIFO/GPIF Interrupt (INT4) Just as the USB Interrupt is shared among 27 individual USB-interrupt sources, the FIFO/GPIF interrupt is shared among 14 individual FIFO/GPIF sources. The FIFO/GPIF Interrupt, like the USB Interrupt, can employ autovectoring. *Table 4-4* shows the priority and INT4VEC values for the 14 FIFO/GPIF interrupt sources. Table 4-3. INT2 USB Interrupts | | | USB INTE | RRUPT TABLE FOR INT2 | | | | |----------|---------------|-----------|--------------------------------------------|--|--|--| | Priority | INT2VEC Value | Source | Notes | | | | | 1 | 00 | SUDAV | Setup Data Available | | | | | 2 | 04 | SOF | Start of Frame | | | | | 3 | 08 | SUTOK | Setup Token Received | | | | | 4 | 0C | SUSPEND | USB Suspend request | | | | | 5 | 10 | USB RESET | Bus reset | | | | | 6 | 14 | | reserved | | | | | 7 | 18 | EP0ACK | FX1 ACK'd the CONTROL Handshake | | | | | 8 | 1C | | reserved | | | | | 9 | 20 | EP0-IN | EP0-IN ready to be loaded with data | | | | | 10 | 24 | EP0-OUT | EP0-OUT has USB data | | | | | 11 | 28 | EP1-IN | EP1-IN ready to be loaded with data | | | | | 12 | 2C | EP1-OUT | EP1-OUT has USB data | | | | | 13 | 30 | EP2 | IN: buffer available. OUT: buffer has data | | | | | 14 | 34 | EP4 | IN: buffer available. OUT: buffer has data | | | | | 15 | 38 | EP6 | IN: buffer available. OUT: buffer has data | | | | | 16 | 3C | EP8 | IN: buffer available. OUT: buffer has data | | | | | 17 | 40 | IBN | IN-Bulk-NAK (any IN endpoint) | | | | | 18 | 44 | | reserved | | | | | 19 | 48 | EP0PING | EP0 OUT was Pinged and it NAK'd | | | | | 20 | 4C | EP1PING | EP1 OUT was Pinged and it NAK'd | | | | | 21 | 50 | EP2PING | EP2 OUT was Pinged and it NAK'd | | | | | 22 | 54 | EP4PING | EP4 OUT was Pinged and it NAK'd | | | | | 23 | 58 | EP6PING | EP6 OUT was Pinged and it NAK'd | | | | | 24 | 5C | EP8PING | EP8 OUT was Pinged and it NAK'd | | | | | 25 | 60 | ERRLIMIT | Bus errors exceeded the programmed limit | | | | | 26 | 64 | | | | | | | 27 | 68 | | reserved | | | | | 28 | 6C | | reserved | | | | | 29 | 70 | EP2ISOERR | ISO EP2 OUT PID sequence error | | | | | 30 | 74 | EP4ISOERR | ISO EP4 OUT PID sequence error | | | | | 31 | 78 | EP6ISOERR | ISO EP6 OUT PID sequence error | | | | | 32 | 7C | EP8ISOERR | ISO EP8 OUT PID sequence error | | | | Document #: 38-08039 Rev. \*B Page 4 of 50 Table 4-4. Individual FIFO/GPIF Interrupt Sources | Priority | INT4VEC Value | Source | Notes | |----------|---------------|----------|------------------------------| | 1 | 80 | EP2PF | Endpoint 2 Programmable Flag | | 2 | 84 | EP4PF | Endpoint 4 Programmable Flag | | 3 | 88 | EP6PF | Endpoint 6 Programmable Flag | | 4 | 8C | EP8PF | Endpoint 8 Programmable Flag | | 5 | 90 | EP2EF | Endpoint 2 Empty Flag | | 6 | 94 | EP4EF | Endpoint 4 Empty Flag | | 7 | 98 | EP6EF | Endpoint 6 Empty Flag | | 8 | 9C | EP8EF | Endpoint 8 Empty Flag | | 9 | A0 | EP2FF | Endpoint 2 Full Flag | | 10 | A4 | EP4FF | Endpoint 4 Full Flag | | 11 | A8 | EP6FF | Endpoint 6 Full Flag | | 12 | AC | EP8FF | Endpoint 8 Full Flag | | 13 | B0 | GPIFDONE | GPIF Operation Complete | | 14 | B4 | GPIFWF | GPIF Waveform | If Autovectoring is enabled (AV4EN = 1 in the INTSETUP register), the FX1 substitutes its INT4VEC byte. Therefore, if the high byte ("page") of a jump-table address is preloaded at location 0x0054, the automatically-inserted INT4VEC byte at 0x0055 will direct the jump to the correct address out of the 14 addresses within the page. When the ISR occurs, the FX1 pushes the program counter onto its stack then jumps to address 0x0053, where it expects to find a "jump" instruction to the ISR Interrupt service routine. #### 4.9 Reset and Wakeup #### 4.9.1 Reset Pin The input pin, RESET#, will reset the FX1 when asserted. This pin has hysteresis and is active LOW. When a crystal is used with the CY7C64713/4 the reset period must allow for the stabilization of the crystal and the PLL. This reset period should be approximately 5 ms after VCC has reached 3.0 Volts. If the crystal input pin is driven by a clock signal the internal PLL stabilizes in 200 µs after VCC has reached 3.0 V<sup>[3]</sup>. Figure 4-2 shows a power on reset condition and a reset applied during operation. A power on reset is defined as the time reset is asserted while power is being applied to the circuit. A powered reset is defined to be when the FX1 has previously been powered on and operating and the RESET# pin is asserted. Cypress provides an application note which describes and recommends power on reset implementation and can be found on the Cypress web site. While the application note discusses the FX2, the information provided applies also to the FX1. For more information on reset implementation for the FX2 family of products visit the http://www.cypress.com. #### Note 3. If the external clock is powered at the same time as the CY7C64713/4 and has a stabilization wait period, it must be added to the 200 μs. Document #: 38-08039 Rev. \*B Page 5 of 50 Powered Reset Figure 4-2. Reset Timing Plots Table 4-5. Reset Timing Values | Condition | T <sub>RESET</sub> | |------------------------------------|-------------------------------| | Power-On Reset with crystal | 5 ms | | Power-On Reset with external clock | 200 μs + Clock stability time | | Powered Reset | 200 μs | #### 4.9.2 Wakeup Pins The 8051 puts itself and the rest of the chip into a power-down mode by setting PCON.0 = 1. This stops the oscillator and PLL. When WAKEUP is asserted by external logic, the oscillator restarts, after the PLL stabilizes, and then the 8051 receives a wakeup interrupt. This applies whether or not FX1 is connected to the USB. The FX1 exits the power-down (USB suspend) state using one of the following methods: - USB bus activity (if D+/D- lines are left floating, noise on these lines may indicate activity to the FX1 and initiate a wakeup). - External logic asserts the WAKEUP pin - External logic asserts the PA3/WU2 pin. The second wakeup pin, WU2, can also be configured as a general purpose I/O pin. This allows a simple external R-C network to be used as a periodic wakeup source. Note that WAKEUP is by default active low. #### 4.10 Program/Data RAM #### 4.10.1 Size The FX1 has 16 KBytes of internal program/data RAM, where PSEN#/RD# signals are internally ORed to allow the 8051 to access it as both program and data memory. No USB control registers appear in this space. Two memory maps are shown in the following diagrams: Figure 4-3 Internal Code Memory, EA = 0 Figure 4-4 External Code Memory, EA = 1. #### 4.10.2 Internal Code Memory, EA = 0 This mode implements the internal 16-KByte block of RAM (starting at 0) as combined code and data memory. When external RAM or ROM is added, the external read and write strobes are suppressed for memory spaces that exist inside the chip. This allows the user to connect a 64-KByte memory without requiring address decodes to keep clear of internal memory spaces. Only the **internal** 16 KBytes and **scratch pad** 0.5 KBytes RAM spaces have the following access: - USB download - · USB upload - · Setup data pointer - I<sup>2</sup>C interface boot load. #### 4.10.3 External Code Memory, EA = 1 The bottom 16 KBytes of program memory is external, and therefore the bottom 16 KBytes of internal RAM is accessible only as data memory. \*SUDPTR, USB upload/download, I2C interface boot access Figure 4-3. Internal Code Memory, EA = 0 \*SUDPTR, USB upload/download, I2C interface boot access Figure 4-4. External Code Memory, EA = 1 # 4.11 Register Addresses | FFFF | 4 KBytes EP2-EP8 buffers (8 x 512) Not all Space is available for all transfer types | |--------------|--------------------------------------------------------------------------------------| | F000<br>EFFF | | | E800 | 2 KBytes RESERVED | | E7FF<br>E7C0 | 64 Bytes EP1IN | | E7BF<br>E780 | 64 Bytes EP1OUT | | E77F<br>E740 | 64 Bytes EP0 IN/OUT | | E73F<br>E700 | 64 Bytes RESERVED | | E6FF | 8051 Addressable Registers (512) | | E4FF<br>E480 | Reserved (128) | | E47F<br>E400 | 128 bytes GPIF Waveforms | | E3FF<br>E200 | Reserved (512) | | E1FF | | | | 512 bytes | | E000 | 8051 xdata RAM | ## 4.12 Endpoint RAM #### 4.12.1 Size - 3 x 64 bytes (Endpoints 0 and 1) - 8 x 512 bytes (Endpoints 2, 4, 6, 8) #### 4.12.2 Organization - EP0—Bidirectional endpoint zero, 64-byte buffer - EP1IN, EP1OUT—64-byte buffers, bulk or interrupt - EP2,4,6,8—Eight 512-byte buffers, bulk, interrupt, or isochronous, of which only the transfer size is available. EP4 and EP8 can be double buffered, while EP2 and 6 can be either double, triple, or quad buffered. Regardless of the physical size of the buffer, each endpoint buffer accommodates only one full-speed packet. For bulk endpoints the maximum number of bytes it can accommodate is 64, even though the physical buffer size is 512 or 1024. For an ISOCHRONOUS endpoint the maximum number of bytes it can accommodate is 1023. For endpoint configuration options, see *Figure 4-5*. ## 4.12.3 Setup Data Buffer A separate 8-byte buffer at 0xE6B8-0xE6BF holds the Setup data from a CONTROL transfer. #### 4.12.4 Endpoint Configurations Figure 4-5. Endpoint Configuration Endpoints 0 and 1 are the same for every configuration. Endpoint 0 is the only CONTROL endpoint, and endpoint 1 can be either BULK or INTERRUPT. The endpoint buffers can be configured in any 1 of the 12 configurations shown in the vertical columns. In full-speed, BULK mode uses only the first 64 bytes of each buffer, even though memory exists for the allocation of the isochronous transfers in BULK mode the unused endpoint buffer space is not available for other operations. An example endpoint configuration would be: EP2—1023 double buffered; EP6—64 quad buffered (column 8). #### 4.12.5 Default Alternate Settings Table 4-6. Default Alternate Settings<sup>[4, 5]</sup> | Alternate<br>Setting | 0 | 1 | 2 | 3 | |----------------------|----|------------------|------------------|------------------| | ep0 | 64 | 64 | 64 | 64 | | ep1out | 0 | 64 bulk | 64 int | 64 int | | ep1in | 0 | 64 bulk | 64 int | 64 int | | ep2 | 0 | 64 bulk out (2x) | 64 int out (2x) | 64 iso out (2x) | | ep4 | 0 | 64 bulk out (2x) | 64 bulk out (2×) | 64 bulk out (2x) | | ep6 | 0 | 64 bulk in (2x) | 64 int in (2x) | 64 iso in (2x) | | ep8 | 0 | 64 bulk in (2×) | 64 bulk in (2×) | 64 bulk in (2x) | #### **External FIFO Interface** 4.13 #### 4.13.1 Architecture The FX1 slave FIFO architecture has eight 512-byte blocks in the endpoint RAM that directly serve as FIFO memories, and Notes: - "0" means "not implemented." "2x" means "double buffered." are controlled by FIFO control signals (such as IFCLK, SLCS#, SLRD, SLWR, SLOE, PKTEND, and flags). The usable size of these buffers depend on the USB transfer mode as described in Section 4.12.2. In operation, some of the eight RAM blocks fill or empty from the SIE, while the others are connected to the I/O transfer logic. The transfer logic takes two forms, the GPIF for internally generated control signals, or the slave FIFO interface for externally controlled transfers. #### 4.13.2 Master/Slave Control Signals The FX1 endpoint FIFOS are implemented as eight physically distinct 256x16 RAM blocks. The 8051/SIE can switch any of the RAM blocks between two domains, the USB (SIE) domain and the 8051-I/O Unit domain. This switching is done virtually instantaneously, giving essentially zero transfer time between "USB FIFOS" and "Slave FIFOS." Since they are physically the same memory, no bytes are actually transferred between buffers. At any given time, some RAM blocks are filling/emptying with USB data under SIE control, while other RAM blocks are available to the 8051 and/or the I/O control unit. The RAM blocks operate as single-port in the USB domain, and dual-port in the 8051-I/O domain. The blocks can be configured as single, double, triple, or quad buffered as previously shown. The I/O control unit implements either an internal-master (M for master) or external-master (S for Slave) interface. In Master (M) mode, the GPIF internally controls FIFOADR[1..0] to select a FIFO. The RDY pins (two in the 56-pin package, six in the 100-pin and 128-pin packages) can be used as flag inputs from an external FIFO or other logic if desired. The GPIF can be run from either an internally derived clock or externally supplied clock (IFCLK), at a rate that transfers data up to 96 Megabytes/s (48-MHz IFCLK with 16-bit interface). In Slave (S) mode, the FX1 accepts either an internally derived clock or externally supplied clock (IFCLK, max. frequency 48 MHz) and SLCS#, SLRD, SLWR, SLOE, PKTEND signals from external logic. When using an external IFCLK, the external clock must be present before switching to the external clock with the IFCLKSRC bit. Each endpoint can individually be selected for byte or word operation by an internal configuration bit, and a Slave FIFO Output Enable signal SLOE enables data of the selected width. External logic must insure that the output enable signal is inactive when writing data to a slave FIFO. The slave interface can also operate asynchronously, where the SLRD and SLWR signals act directly as strobes, rather than a clock qualifier as in synchronous mode. The signals SLRD, SLWR, SLOE and PKTEND are gated by the signal SLCS#. #### 4.13.3 GPIF and FIFO Clock Rates An 8051 register bit selects one of two frequencies for the internally supplied interface clock: 30 MHz and 48 MHz. Alternatively, an externally supplied clock of 5 MHz–48 MHz feeding the IFCLK pin can be used as the interface clock. IFCLK can be configured to function as an output clock when the GPIF and FIFOs are internally clocked. An output enable bit in the IFCONFIG register turns this clock output off, if desired. Another bit within the IFCONFIG register will invert the IFCLK signal whether internally or externally sourced. ## 4.14 **GPIF** The GPIF is a flexible 8- or 16-bit parallel interface driven by a user-programmable finite state machine. It allows the CY7C64713/4 to perform local bus mastering, and can implement a wide variety of protocols such as ATA interface, printer parallel port, and Utopia. The GPIF has six programmable control outputs (CTL), nine address outputs (GPIFADRx), and six general-purpose ready inputs (RDY). The data bus width can be 8 or 16 bits. Each GPIF vector defines the state of the control outputs, and determines what state a ready input (or multiple inputs) must be before proceeding. The GPIF vector can be programmed to advance a FIFO to the next data value, advance an address, etc. A sequence of the GPIF vectors make up a single waveform that will be executed to perform the desired data move between the FX1 and the external device. #### 4.14.1 Six Control OUT Signals The 100- and 128-pin packages bring out all six Control Output pins (CTL0-CTL5). The 8051 programs the GPIF unit to define the CTL waveforms. The 56-pin package brings out three of these signals, CTL0–CTL2. CTLx waveform edges can be programmed to make transitions as fast as once per clock (20.8 ns using a 48-MHz clock). #### 4.14.2 Six Ready IN Signals The 100- and 128-pin packages bring out all six Ready inputs (RDY0–RDY5). The 8051 programs the GPIF unit to test the RDY pins for GPIF branching. The 56-pin package brings out two of these signals, RDY0–1. #### 4.14.3 Nine GPIF Address OUT Signals Nine GPIF address lines are available in the 100- and 128-pin packages, GPIFADR[8..0]. The GPIF address lines allow indexing through up to a 512-byte block of RAM. If more address lines are needed, I/O port pins can be used. #### 4.14.4 Long Transfer Mode In master mode, the 8051 appropriately sets GPIF transaction count registers (GPIFTCB3, GPIFTCB2, GPIFTCB1, or GPIFTCB0) for unattended transfers of up to $2^{32}$ transactions. The GPIF automatically throttles data flow to prevent under or overflow until the full number of requested transactions complete. The GPIF decrements the value in these registers to represent the current status of the transaction. #### 4.15 ECC Generation The EZ-USB FX1 can calculate ECCs (Error-Correcting Codes) on data that passes across its GPIF or Slave FIFO interfaces. There are two ECC configurations: Two ECCs, each calculated over 256 bytes (SmartMedia™ Standard); and one ECC calculated over 512 bytes. The ECC can correct any one-bit error or detect any two-bit error **Note:** To use the ECC logic, the GPIF or Slave FIFO interface must be configured for byte-wide operation. #### 4.15.1 ECC Implementation The two ECC configurations are selected by the ECCM bit: ## 4.15.1.1 ECCM = 0 Two 3-byte ECCs, each calculated over a 256-byte block of data. This configuration conforms to the SmartMedia Standard. Write any value to ECCRESET, then pass data across the GPIF or Slave FIFO interface. The ECC for the first 256 bytes of data will be calculated and stored in ECC1. The ECC for the next 256 bytes will be stored in ECC2. After the second ECC is calculated, the values in the ECCx registers will not change until ECCRESET is written again, even if more data is subsequently passed across the interface. #### 4.15.1.2 ECCM=1 One 3-byte ECC calculated over a 512-byte block of data. Write any value to ECCRESET then pass data across the GPIF or Slave FIFO interface. The ECC for the first 512 bytes of data will be calculated and stored in ECC1; ECC2 is unused. After the ECC is calculated, the value in ECC1 will not change until ECCRESET is written again, even if more data is subsequently passed across the interface #### 4.16 USB Uploads and Downloads The core has the ability to directly edit the data contents of the internal 16 KByte RAM and of the internal 512-byte scratch pad RAM via a vendor-specific command. This capability is normally used when "soft" downloading user code and is available only to and from internal RAM, only when the 8051 is held in reset. The available RAM spaces are 16 KBytes from 0x0000–0x3FFF (code/data) and 512 bytes from 0xE000–0xE1FF (scratch pad data RAM). [6] #### 4.17 Autopointer Access FX1 provides two identical autopointers. They are similar to the internal 8051 data pointers, but with an additional feature: they can optionally increment after every memory access. This capability is available to and from both internal and external RAM. The autopointers are available in external FX1 registers, under control of a mode bit (AUTOPTRSETUP.0). Using the external FX1 autopointer access (at 0xE67B – 0xE67C) allows the autopointer to access all RAM, internal and external to the part. Also, the autopointers can point to any FX1 register or endpoint buffer space. When autopointer access to external memory is enabled, location 0xE67B and 0xE67C in XDATA and code space cannot be used. #### 4.18 I<sup>2</sup>C Controller FX1 has one I $^2$ C port that is driven by two internal controllers, one that automatically operates at boot time to load VID/PID/DID and configuration information, and another that the 8051, once running, uses to control external I $^2$ C devices. The I $^2$ C port operates in master mode only. #### 4.18.1 $^2$ C Port Pins The $I^2C$ - pins SCL and SDA must have external 2.2-k $\Omega$ pull-up resistors even if no EEPROM is connected to the FX1. External EEPROM device address pins must be configured properly. See *Table 4-7* for configuring the device address pins. Table 4-7. Strap Boot EEPROM Address Lines to These Values | Bytes | Example EEPROM | A2 | A1 | A0 | |-------|-----------------------|-----|-----|-----| | 16 | 24LC00 <sup>[7]</sup> | N/A | N/A | N/A | | 128 | 24LC01 | 0 | 0 | 0 | | 256 | 24LC02 | 0 | 0 | 0 | | 4K | 24LC32 | 0 | 0 | 1 | | 8K | 24LC64 | 0 | 0 | 1 | | 16K | 24LC128 | 0 | 0 | 1 | #### 4.18.2 <sup>2</sup>C Interface Boot Load Access At power-on reset the I<sup>2</sup>C interface boot loader will load the VID/PID/DID configuration bytes and up to 16 KBytes of program/data. The available RAM spaces are 16 KBytes from 0x0000–0x3FFF and 512 bytes from 0xE000–0xE1FF. The 8051 will be in reset. I<sup>2</sup>C interface boot loads only occur after power-on reset. #### 4.18.3 PC Interface General Purpose Access The 8051 can control peripherals connected to the $I^2C$ bus using the I2CTL and I2DAT registers. FX1 provides $I^2C$ master control only, it is never an $I^2C$ slave. # 4.19 Compatible with Previous Generation EZ-USB FX2 The EZ-USB FX1 is fit/form/function-upgradable to the EZ-USB FX2LP. This makes for a easy transition for designers wanting to upgrade their systems from full-speed to the high-speed designs. The pinout and package selection are identical, and all of the firmware developed for the FX1 will function in the FX2LP with proper addition of High Speed descriptors and speed switching code. #### 5.0 Pin Assignments Figure 5-1 identifies all signals for the three package types. The following pages illustrate the individual pin diagrams, plus a combination diagram showing which of the full set of signals are available in the 128-, 100-, and 56-pin packages. The signals on the left edge of the 56-pin package in *Figure 5-1* are common to all versions in the FX1 family. Three modes are available in all package versions: Port, GPIF master, and Slave FIFO. These modes define the signals on the right edge of the diagram. The 8051 selects the interface mode using the IFCONFIG[1:0] register bits. Port mode is the power-on default configuration. The 100-pin package adds functionality to the 56-pin package by adding these pins: - PORTC or alternate GPIFADR[7:0] address signals - PORTE or alternate GPIFADR[8] address signal and seven additional 8051 signals - Three GPIF Control signals - · Four GPIF Ready signals - Nine 8051 signals (two USARTs, three timer inputs, INT4,and INT5#) - BKPT, RD#, WR#. The 128-pin package adds the 8051 address and data buses plus control signals. Note that two of the required signals, RD# and WR#, are present in the 100-pin version. In the 100-pin and 128-pin versions, an 8051 control bit can be set to pulse the RD# and WR# pins when the 8051 reads from/writes to PORTC. #### Notes: - 6. After the data has been downloaded from the host, a "loader" can execute from internal RAM in order to transfer downloaded data to external memory. - 7. This EEPROM does not have address pins. Figure 5-1. Signals Figure 5-2. CY7C64713/4 128-pin TQFP Pin Assignment <sup>\*</sup> denotes programmable polarity Figure 5-3. CY7C64713/4 100-pin TQFP Pin Assignment <sup>\*</sup> denotes programmable polarity Figure 5-4. CY7C64713/4 56-pin QFN Pin Assignment <sup>\*</sup> denotes programmable polarity # 5.1 CY7C64713/4 Pin Definitions Table 5-1. FX1 Pin Definitions [8] | 128<br>TQFP | 100<br>TQFP | 56<br>QFN | Name | Туре | Default | Description | |-------------|-------------|-----------|--------|--------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | 9 | 3 | AVCC | Power | N/A | <b>Analog VCC</b> . Connect this pin to 3.3V power source. This signal provides power to the analog section of the chip. | | 17 | 16 | 7 | AVCC | Power | N/A | <b>Analog VCC</b> . Connect this pin to 3.3V power source. This signal provides power to the analog section of the chip. | | 13 | 12 | 6 | AGND | Ground | N/A | Analog Ground. Connect to ground with as short a path as possible. | | 20 | 19 | 10 | AGND | Ground | N/A | Analog Ground. Connect to ground with as short a path as possible. | | 19 | 18 | 9 | DMINUS | I/O/Z | Z | USB D- Signal. Connect to the USB D- signal. | | 18 | 17 | 8 | DPLUS | I/O/Z | Z | USB D+ Signal. Connect to the USB D+ signal. | | 94 | | | A0 | Output | L | 8051 Address Bus. This bus is driven at all times. When the 8051 is | | 95 | | | A1 | Output | L | addressing internal RAM it reflects the internal address. | | 96 | | | A2 | Output | L | | | 97 | | | A3 | Output | L | | | 117 | | | A4 | Output | L | | | 118 | | | A5 | Output | L | | | 119 | | | A6 | Output | L | | | 120 | | | A7 | Output | L | | | 126 | | | A8 | Output | L | | | 127 | | | A9 | Output | L | | | 128 | | | A10 | Output | L | | | 21 | | | A11 | Output | L | | | 22 | | | A12 | Output | L | | | 23 | | | A13 | Output | L | | | 24 | | | A14 | Output | L | | | 25 | | | A15 | Output | L | | | 59 | | | D0 | I/O/Z | Z | <b>8051 Data Bus</b> . This bidirectional bus is high-impedance when inactive, | | 60 | | | D1 | I/O/Z | Z | input for bus reads, and output for bus writes. The data bus is used for external 8051 program and data memory. The data bus is active only for | | 61 | | | D2 | I/O/Z | Z | external bus accesses, and is driven LOW in suspend. | | 62 | | | D3 | I/O/Z | Z | | | 63 | | | D4 | I/O/Z | Z | | | 86 | | | D5 | I/O/Z | Z | | | 87 | | | D6 | I/O/Z | Z | | | 88 | | | D7 | I/O/Z | Z | | | 39 | | | PSEN# | Output | Н | <b>Program Store Enable</b> . This active-LOW signal indicates an 8051 code fetch from external memory. It is active for program memory fetches from 0x4000–0xFFFF when the EA pin is LOW, or from 0x0000–0xFFFF when the EA pin is HIGH. | | 34 | 28 | | ВКРТ | Output | L | <b>Breakpoint</b> . This pin goes active (HIGH) when the 8051 address bus matches the BPADDRH/L registers and breakpoints are enabled in the BREAKPT register (BPEN = 1). If the BPPULSE bit in the BREAKPT register is HIGH, this signal pulses HIGH for eight 12-/24-/48-MHz clocks. If the BPPULSE bit is LOW, the signal remains HIGH until the 8051 clears the BREAK bit (by writing 1 to it) in the BREAKPT register. | #### Note: <sup>8.</sup> Unused inputs should not be left floating. Tie either HIGH or LOW as appropriate. Outputs should only be pulled up or down to ensure signals at power-up and in standby. Note also that no pins should be driven while the device is powered down. Table 5-1. FX1 Pin Definitions $(continued)^{[8]}$ | | , | | Jenninons ( | 0011111100 | 4) | | |-------------|-------------|-----------|--------------------|------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 128<br>TQFP | 100<br>TQFP | 56<br>QFN | Name | Туре | Default | Description | | 99 | 77 | 42 | RESET# | Input | N/A | <b>Active LOW Reset</b> . Resets the entire chip. See section 4.9 "Reset and Wakeup" on page 5 for more details. | | 35 | | | EA | Input | N/A | <b>External Access</b> . This pin determines where the 8051 fetches code between addresses 0x0000 and 0x3FFF. If EA = 0 the 8051 fetches this code from its internal RAM. IF EA = 1 the 8051 fetches this code from external memory. | | 12 | 11 | 5 | XTALIN | Input | N/A | <b>Crystal Input</b> . Connect this signal to a 24-MHz parallel-resonant, fundamental mode crystal and load capacitor to GND. It is also correct to drive XTALIN with an external 24 MHz square wave derived from another clock source. When driving from an external source, the driving signal should be a 3.3V square wave. | | 11 | 10 | 4 | XTALOUT | Output | N/A | Crystal Output. Connect this signal to a 24-MHz parallel-resonant, fundamental mode crystal and load capacitor to GND. If an external clock is used to drive XTALIN, leave this pin open. | | 1 | 100 | 54 | CLKOUT | O/Z | 12<br>MHz | <b>CLKOUT:</b> 12-, 24- or 48-MHz clock, phase locked to the 24-MHz input clock. The 8051 defaults to 12-MHz operation. The 8051 may three-state this output by setting CPUCS.1 = 1. | | Port A | | | | | | | | 82 | 67 | 33 | PA0 or<br>INT0# | I/O/Z | (PA0) | Multiplexed pin whose function is selected by PORTACFG.0 <b>PA0</b> is a bidirectional IO port pin. <b>INT0#</b> is the active-LOW 8051 INT0 interrupt input signal, which is either edge triggered (IT0 = 1) or level triggered (IT0 = 0). | | 83 | 68 | 34 | PA1 or<br>INT1# | I/O/Z | I<br>(PA1) | Multiplexed pin whose function is selected by: PORTACFG.1 PA1 is a bidirectional IO port pin. INT1# is the active-LOW 8051 INT1 interrupt input signal, which is either edge triggered (IT1 = 1) or level triggered (IT1 = 0). | | 84 | 69 | 35 | PA2 or<br>SLOE | I/O/Z | I<br>(PA2) | Multiplexed pin whose function is selected by two bits: IFCONFIG[1:0]. PA2 is a bidirectional IO port pin. SLOE is an input-only output enable with programmable polarity (FIFOPIN-POLAR.4) for the slave FIFOs connected to FD[70] or FD[150]. | | 85 | 70 | 36 | PA3 or<br>WU2 | I/O/Z | I<br>(PA3) | Multiplexed pin whose function is selected by: WAKEUP.7 and OEA.3 PA3 is a bidirectional I/O port pin. WU2 is an alternate source for USB Wakeup, enabled by WU2EN bit (WAKEUP.1) and polarity set by WU2POL (WAKEUP.4). If the 8051 is in suspend and WU2EN = 1, a transition on this pin starts up the oscillator and interrupts the 8051 to allow it to exit the suspend mode. Asserting this pin inhibits the chip from suspending, if WU2EN=1. | | 89 | 71 | 37 | PA4 or<br>FIFOADR0 | I/O/Z | I<br>(PA4) | Multiplexed pin whose function is selected by: IFCONFIG[10]. PA4 is a bidirectional I/O port pin. FIFOADR0 is an input-only address select for the slave FIFOs connected to FD[70] or FD[150]. | | 90 | 72 | 38 | PA5 or<br>FIFOADR1 | I/O/Z | I<br>(PA5) | Multiplexed pin whose function is selected by: IFCONFIG[10]. PA5 is a bidirectional I/O port pin. FIFOADR1 is an input-only address select for the slave FIFOs connected to FD[70] or FD[150]. | | 91 | 73 | 39 | PA6 or<br>PKTEND | I/O/Z | (PA6) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] bits. <b>PA6</b> is a bidirectional I/O port pin. <b>PKTEND</b> is an input used to commit the FIFO packet data to the endpoint and whose polarity is programmable via FIFOPINPOLAR.5. | Table 5-1. FX1 Pin Definitions $(continued)^{[8]}$ | 128 | 100 | 56 | | | <u>, </u> | | |--------|-----|-----|-----------------------------|-------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TQFP | | QFN | Name | Туре | Default | • | | 92 | 74 | 40 | PA7 or<br>FLAGD or<br>SLCS# | I/O/Z | (PA7) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and PORTACFG.7 bits. PA7 is a bidirectional I/O port pin. FLAGD is a programmable slave-FIFO output status flag signal. SLCS# gates all other slave FIFO enable/strobes | | Port E | 3 | | | | | | | 44 | 34 | 18 | PB0 or<br>FD[0] | I/O/Z | (PB0) | Multiplexed pin whose function is selected by the following bits: IFCONFIG[10]. PB0 is a bidirectional I/O port pin. FD[0] is the bidirectional FIFO/GPIF data bus. | | 45 | 35 | 19 | PB1 or<br>FD[1] | I/O/Z | (PB1) | Multiplexed pin whose function is selected by the following bits: IFCONFIG[10]. PB1 is a bidirectional I/O port pin. FD[1] is the bidirectional FIFO/GPIF data bus. | | 46 | 36 | 20 | PB2 or<br>FD[2] | I/O/Z | (PB2) | Multiplexed pin whose function is selected by the following bits: IFCONFIG[10]. PB2 is a bidirectional I/O port pin. FD[2] is the bidirectional FIFO/GPIF data bus. | | 47 | 37 | 21 | PB3 or<br>FD[3] | I/O/Z | (PB3) | Multiplexed pin whose function is selected by the following bits: IFCONFIG[10]. PB3 is a bidirectional I/O port pin. FD[3] is the bidirectional FIFO/GPIF data bus. | | 54 | 44 | 22 | PB4 or<br>FD[4] | I/O/Z | (PB4) | Multiplexed pin whose function is selected by the following bits: IFCONFIG[10]. PB4 is a bidirectional I/O port pin. FD[4] is the bidirectional FIFO/GPIF data bus. | | 55 | 45 | 23 | PB5 or<br>FD[5] | I/O/Z | (PB5) | Multiplexed pin whose function is selected by the following bits: IFCONFIG[10]. PB5 is a bidirectional I/O port pin. FD[5] is the bidirectional FIFO/GPIF data bus. | | 56 | 46 | 24 | PB6 or<br>FD[6] | I/O/Z | (PB6) | Multiplexed pin whose function is selected by the following bits: IFCONFIG[10]. PB6 is a bidirectional I/O port pin. FD[6] is the bidirectional FIFO/GPIF data bus. | | 57 | 47 | 25 | PB7 or<br>FD[7] | I/O/Z | (PB7) | Multiplexed pin whose function is selected by the following bits: IFCONFIG[10]. PB7 is a bidirectional I/O port pin. FD[7] is the bidirectional FIFO/GPIF data bus. | | PORT | С | | | • | | | | 72 | 57 | | PC0 or<br>GPIFADR0 | I/O/Z | (PC0) | Multiplexed pin whose function is selected by PORTCCFG.0 PC0 is a bidirectional I/O port pin. GPIFADR0 is a GPIF address output pin. | | 73 | 58 | | PC1 or<br>GPIFADR1 | I/O/Z | (PC1) | Multiplexed pin whose function is selected by PORTCCFG.1 PC1 is a bidirectional I/O port pin. GPIFADR1 is a GPIF address output pin. | | 74 | 59 | | PC2 or<br>GPIFADR2 | I/O/Z | (PC2) | Multiplexed pin whose function is selected by PORTCCFG.2 PC2 is a bidirectional I/O port pin. GPIFADR2 is a GPIF address output pin. | | 75 | 60 | | PC3 or<br>GPIFADR3 | I/O/Z | (PC3) | Multiplexed pin whose function is selected by PORTCCFG.3 PC3 is a bidirectional I/O port pin. GPIFADR3 is a GPIF address output pin. | | 76 | 61 | | PC4 or<br>GPIFADR4 | I/O/Z | I<br>(PC4) | Multiplexed pin whose function is selected by PORTCCFG.4 PC4 is a bidirectional I/O port pin. GPIFADR4 is a GPIF address output pin. | Table 5-1. FX1 Pin Definitions $(continued)^{[8]}$ | 128<br>TQFP | 100<br>TQFP | 56<br>QFN | Name | Туре | Default | Description | |-------------|-------------|-----------|--------------------|-------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 77 | 62 | | PC5 or<br>GPIFADR5 | I/O/Z | I<br>(PC5) | Multiplexed pin whose function is selected by PORTCCFG.5 PC5 is a bidirectional I/O port pin. GPIFADR5 is a GPIF address output pin. | | 78 | 63 | | PC6 or<br>GPIFADR6 | I/O/Z | (PC6) | Multiplexed pin whose function is selected by PORTCCFG.6 PC6 is a bidirectional I/O port pin. GPIFADR6 is a GPIF address output pin. | | 79 | 64 | | PC7 or<br>GPIFADR7 | I/O/Z | (PC7) | Multiplexed pin whose function is selected by PORTCCFG.7 PC7 is a bidirectional I/O port pin. GPIFADR7 is a GPIF address output pin. | | PORT | D | | | | | | | 102 | 80 | 45 | PD0 or<br>FD[8] | I/O/Z | (PD0) | Multiplexed pin whose function is selected by the IFCONFIG[10] and EPxFIFOCFG.0 (wordwide) bits. FD[8] is the bidirectional FIFO/GPIF data bus. | | 103 | 81 | 46 | PD1 or<br>FD[9] | I/O/Z | I<br>(PD1) | Multiplexed pin whose function is selected by the IFCONFIG[10] and EPxFIFOCFG.0 (wordwide) bits. FD[9] is the bidirectional FIFO/GPIF data bus. | | 104 | 82 | 47 | PD2 or<br>FD[10] | I/O/Z | I<br>(PD2) | Multiplexed pin whose function is selected by the IFCONFIG[10] and EPxFIFOCFG.0 (wordwide) bits. FD[10] is the bidirectional FIFO/GPIF data bus. | | 105 | 83 | 48 | PD3 or<br>FD[11] | I/O/Z | (PD3) | Multiplexed pin whose function is selected by the IFCONFIG[10] and EPxFIFOCFG.0 (wordwide) bits. FD[11] is the bidirectional FIFO/GPIF data bus. | | 121 | 95 | 49 | PD4 or<br>FD[12] | I/O/Z | I<br>(PD4) | Multiplexed pin whose function is selected by the IFCONFIG[10] and EPxFIFOCFG.0 (wordwide) bits. FD[12] is the bidirectional FIFO/GPIF data bus. | | 122 | 96 | 50 | PD5 or<br>FD[13] | I/O/Z | I<br>(PD5) | Multiplexed pin whose function is selected by the IFCONFIG[10] and EPxFIFOCFG.0 (wordwide) bits. FD[13] is the bidirectional FIFO/GPIF data bus. | | 123 | 97 | 51 | PD6 or<br>FD[14] | I/O/Z | (PD6) | Multiplexed pin whose function is selected by the IFCONFIG[10] and EPxFIFOCFG.0 (wordwide) bits. FD[14] is the bidirectional FIFO/GPIF data bus. | | 124 | 98 | 52 | PD7 or<br>FD[15] | I/O/Z | (PD7) | Multiplexed pin whose function is selected by the IFCONFIG[10] and EPxFIFOCFG.0 (wordwide) bits. FD[15] is the bidirectional FIFO/GPIF data bus. | | Port E | | | | | | | | 108 | 86 | | PE0 or<br>T0OUT | I/O/Z | I<br>(PE0) | Multiplexed pin whose function is selected by the PORTECFG.0 bit. <b>PE0</b> is a bidirectional I/O port pin. <b>T00UT</b> is an active-HIGH signal from 8051 Timer-counter0. T00UT outputs a high level for one CLKOUT clock cycle when Timer0 overflows. If Timer0 is operated in Mode 3 (two separate timer/counters), T00UT is active when the low byte timer/counter overflows. | | 109 | 87 | | PE1 or<br>T1OUT | I/O/Z | I<br>(PE1) | Multiplexed pin whose function is selected by the PORTECFG.1 bit. <b>PE1</b> is a bidirectional I/O port pin. <b>T10UT</b> is an active-HIGH signal from 8051 Timer-counter1. T10UT outputs a high level for one CLKOUT clock cycle when Timer1 overflows. If Timer1 is operated in Mode 3 (two separate timer/counters), T10UT is active when the low byte timer/counter overflows. | | 110 | 88 | | PE2 or<br>T2OUT | I/O/Z | (PE2) | Multiplexed pin whose function is selected by the PORTECFG.2 bit. <b>PE2</b> is a bidirectional I/O port pin. <b>T20UT</b> is the active-HIGH output signal from 8051 Timer2. T20UT is active (HIGH) for one clock cycle when Timer/Counter 2 overflows. | Table 5-1. FX1 Pin Definitions $(continued)^{[8]}$ | 128 | 100 | 56 | | ·<br> | <u>, </u> | | |------|-----|-----|--------------------|--------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TQFP | | QFN | Name | Туре | Default | • | | 111 | 89 | | PE3 or<br>RXD0OUT | I/O/Z | I<br>(PE3) | Multiplexed pin whose function is selected by the PORTECFG.3 bit. <b>PE3</b> is a bidirectional I/O port pin. <b>RXD0OUT</b> is an active-HIGH signal from 8051 UART0. If RXD0OUT is selected and UART0 is in Mode 0, this pin provides the output data for UART0 only when it is in sync mode. Otherwise it is a 1. | | 112 | 90 | | PE4 or<br>RXD1OUT | I/O/Z | I<br>(PE4) | Multiplexed pin whose function is selected by the PORTECFG.4 bit. <b>PE4</b> is a bidirectional I/O port pin. <b>RXD10UT</b> is an active-HIGH output from 8051 UART1. When RXD10UT is selected and UART1 is in Mode 0, this pin provides the output data for UART1 only when it is in sync mode. In Modes 1, 2, and 3, this pin is HIGH. | | 113 | 91 | | PE5 or<br>INT6 | I/O/Z | (PE5) | Multiplexed pin whose function is selected by the PORTECFG.5 bit. <b>PE5</b> is a bidirectional I/O port pin. <b>INT6</b> is the 8051 INT6 interrupt request input signal. The INT6 pin is edge-sensitive, active HIGH. | | 114 | 92 | | PE6 or<br>T2EX | I/O/Z | (PE6) | Multiplexed pin whose function is selected by the PORTECFG.6 bit. <b>PE6</b> is a bidirectional I/O port pin. <b>T2EX</b> is an active-high input signal to the 8051 Timer2. T2EX reloads timer 2 on its falling edge. T2EX is active only if the EXEN2 bit is set in T2CON. | | 115 | 93 | | PE7 or<br>GPIFADR8 | I/O/Z | (PE7) | Multiplexed pin whose function is selected by the PORTECFG.7 bit. <b>PE7</b> is a bidirectional I/O port pin. <b>GPIFADR8</b> is a GPIF address output pin. | | 4 | 3 | 1 | RDY0 or<br>SLRD | Input | N/A | Multiplexed pin whose function is selected by the following bits: IFCONFIG[10]. RDY0 is a GPIF input signal. SLRD is the input-only read strobe with programmable polarity (FIFOPIN-POLAR.3) for the slave FIFOs connected to FD[70] or FD[150]. | | 5 | 4 | 2 | RDY1 or<br>SLWR | Input | N/A | Multiplexed pin whose function is selected by the following bits: IFCONFIG[10]. RDY1 is a GPIF input signal. SLWR is the input-only write strobe with programmable polarity (FIFOPIN-POLAR.2) for the slave FIFOs connected to FD[70] or FD[150]. | | 6 | 5 | | RDY2 | Input | N/A | RDY2 is a GPIF input signal. | | 7 | 6 | | RDY3 | Input | N/A | RDY3 is a GPIF input signal. | | 8 | 7 | | RDY4 | Input | N/A | RDY4 is a GPIF input signal. | | 9 | 8 | | RDY5 | Input | N/A | RDY5 is a GPIF input signal. | | 69 | 54 | 29 | CTL0 or<br>FLAGA | O/Z | Н | Multiplexed pin whose function is selected by the following bits: IFCONFIG[10]. CTL0 is a GPIF control output. FLAGA is a programmable slave-FIFO output status flag signal. Defaults to programmable for the FIFO selected by the FIFOADR[1:0] pins. | | 70 | 55 | 30 | CTL1 or<br>FLAGB | O/Z | Н | Multiplexed pin whose function is selected by the following bits: IFCONFIG[10]. CTL1 is a GPIF control output. FLAGB is a programmable slave-FIFO output status flag signal. Defaults to FULL for the FIFO selected by the FIFOADR[1:0] pins. | | 71 | 56 | 31 | CTL2 or<br>FLAGC | O/Z | Н | Multiplexed pin whose function is selected by the following bits: IFCONFIG[10]. CTL2 is a GPIF control output. FLAGC is a programmable slave-FIFO output status flag signal. Defaults to EMPTY for the FIFO selected by the FIFOADR[1:0] pins. | | 66 | 51 | | CTL3 | O/Z | Н | CTL3 is a GPIF control output. | | 67 | 52 | | CTL4 | Output | Н | CTL4 is a GPIF control output. | | 98 | 76 | | CTL5 | Output | Н | CTL5 is a GPIF control output. | Table 5-1. FX1 Pin Definitions (continued)[8] | Table : | J-1. FA | I FIN L | Definitions | (continue | ٦)٠ ٠ | | |-------------|-------------|---------|-------------|-----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 128<br>TQFP | 100<br>TQFP | | Name | Туре | Default | • | | 32 | 26 | 13 | IFCLK | I/O/Z | Z | Interface Clock, used for synchronously clocking data into or out of the slave FIFOs. IFCLK also serves as a timing reference for all slave FIFO control signals and GPIF. When internal clocking is used (IFCONFIG.7 = 1) the IFCLK pin can be configured to output 30/48 MHz by bits IFCONFIG.5 and IFCONFIG.6. IFCLK may be inverted, whether internally or externally sourced, by setting the bit IFCONFIG.4 =1. | | 28 | 22 | | INT4 | Input | N/A | <b>INT4</b> is the 8051 INT4 interrupt request input signal. The INT4 pin is edge-sensitive, active HIGH. | | 106 | 84 | | INT5# | Input | N/A | <b>INT5#</b> is the 8051 INT5 interrupt request input signal. The INT5 pin is edge-<br>sensitive, active LOW. | | 31 | 25 | | T2 | Input | N/A | <b>T2</b> is the active-HIGH T2 input signal to 8051 Timer2, which provides the input to Timer2 when $C/T2 = 1$ . When $C/T2 = 0$ , Timer2 does not use this pin. | | 30 | 24 | | T1 | Input | N/A | <b>T1</b> is the active-HIGH T1 signal for 8051 Timer1, which provides the input to Timer1 when C/T1 is 1. When C/T1 is 0, Timer1 does not use this bit. | | 29 | 23 | | T0 | Input | N/A | <b>T0</b> is the active-HIGH T0 signal for 8051 Timer0, which provides the input to Timer0 when C/T0 is 1. When C/T0 is 0, Timer0 does not use this bit. | | 53 | 43 | | RXD1 | Input | N/A | <b>RXD1</b> is an active-HIGH input signal for 8051 UART1, which provides data to the UART in all modes. | | 52 | 42 | | TXD1 | Output | Н | <b>TXD1</b> is an active-HIGH output pin from 8051 UART1, which provides the output clock in sync mode, and the output data in async mode. | | 51 | 41 | | RXD0 | Input | N/A | <b>RXD0</b> is the active-HIGH RXD0 input to 8051 UART0, which provides data to the UART in all modes. | | 50 | 40 | | TXD0 | Output | Н | <b>TXD0</b> is the active-HIGH TXD0 output from 8051 UART0, which provides the output clock in sync mode, and the output data in async mode. | | 42 | | | CS# | Output | Н | CS# is the active-LOW chip select for external memory. | | 41 | 32 | | WR# | Output | Н | WR# is the active-LOW write strobe output for external memory. | | 40 | 31 | | RD# | Output | Н | RD# is the active-LOW read strobe output for external memory. | | 38 | | | OE# | Output | Н | <b>OE#</b> is the active-LOW output enable for external memory. | | 33 | 27 | 14 | Reserved | Input | N/A | Reserved. Connect to ground. | | | | | | -1 | -1 | | | 101 | 79 | 44 | WAKEUP | Input | N/A | <b>USB Wakeup</b> . If the 8051 is in suspend, asserting this pin starts up the oscillator and interrupts the 8051 to allow it to exit the suspend mode. Holding WAKEUP asserted inhibits the EZ-USB FX1 chip from suspending. This pin has programmable polarity (WAKEUP.4). | | 36 | 29 | 15 | SCL | OD | Z | <b>Clock</b> for the I <sup>2</sup> C interface. Connect to VCC with a 2.2K resistor, even if no I <sup>2</sup> C peripheral is attached. | | 37 | 30 | 16 | SDA | OD | Z | Data for I <sup>2</sup> C interface. Connect to VCC with a 2.2K resistor, even if no I <sup>2</sup> C peripheral is attached. | | | | | | | | | | 2 | 1 | 55 | VCC | Power | N/A | VCC. Connect to 3.3V power source. | | 26 | 20 | 11 | VCC | Power | N/A | VCC. Connect to 3.3V power source. | | 43 | 33 | 17 | VCC | Power | N/A | VCC. Connect to 3.3V power source. | | 48 | 38 | | VCC | Power | N/A | VCC. Connect to 3.3V power source. | | 64 | 49 | 27 | VCC | Power | N/A | VCC. Connect to 3.3V power source. | | 68 | 53 | | VCC | Power | N/A | VCC. Connect to 3.3V power source. | | 81 | 66 | 32 | VCC | Power | N/A | VCC. Connect to 3.3V power source. | | 100 | 78 | 43 | VCC | Power | N/A | VCC. Connect to 3.3V power source. | | 107 | 85 | | VCC | Power | N/A | VCC. Connect to 3.3V power source. | Table 5-1. FX1 Pin Definitions $(continued)^{[8]}$ | 128<br>TQFP | 100<br>TQFP | 56<br>QFN | Name | Туре | Default | Description | |-------------|-------------|-----------|------|----------|---------|-----------------------------------------| | | 2 | | GND | Cravinal | NI/A | Creamy | | 3 | | 56 | | Ground | N/A | Ground. | | 27 | 21 | 12 | GND | Ground | N/A | Ground. | | 49 | 39 | | GND | Ground | N/A | Ground. | | 58 | 48 | 26 | GND | Ground | N/A | Ground. | | 65 | 50 | 28 | GND | Ground | N/A | Ground. | | 80 | 65 | | GND | Ground | N/A | Ground. | | 93 | 75 | 41 | GND | Ground | N/A | Ground. | | 116 | 94 | | GND | Ground | N/A | Ground. | | 125 | 99 | 53 | GND | Ground | N/A | Ground. | | | | | • | 1 | | | | 14 | 13 | | NC | N/A | N/A | No Connect. This pin must be left open. | | 15 | 14 | | NC | N/A | N/A | No Connect. This pin must be left open. | | 16 | 15 | | NC | N/A | N/A | No-connect. This pin must be left open. | # 6.0 Register Summary FX1 register bit definitions are described in the EZ-USB TRM in greater detail. Table 6-1. FX1 Register Summary | | | | - | 1 | • | | | | | | • | | | |-------|------|------------------------------|----------------------------------------------------|----------|---------|----------|----------|---------|-----------|-----------|-----------|------------------|----------| | Hex | Size | Name | Description . | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | | | | GPIF Waveform Mem | | | | | | | | | | | | | | | WAVEDATA | GPIF Waveform<br>Descriptor 0, 1, 2, 3 data | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxx | RW | | E480 | 128 | reserved | | | | | | | | | | | | | | | GENERAL CONFIGU | | | | | | | 0.100.0 | | | | | | E600 | 1 | CPUCS | CPU Control & Status | 0 | 0 | PORTCSTB | CLKSPD1 | CLKSPD0 | CLKINV | CLKOE | 8051RES | 00000010 | | | E601 | 1 | IFCONFIG | Interface Configuration (Ports, GPIF, slave FIFOs) | IFCLKSRC | 3048MHZ | IFCLKOE | IFCLKPOL | ASYNC | GSTATE | IFCFG1 | IFCFG0 | 10000000 | | | E602 | 1 | PINFLAGSAB <sup>[9]</sup> | Slave FIFO FLAGA and FLAGB Pin Configuration | FLAGB3 | FLAGB2 | FLAGB1 | FLAGB0 | FLAGA3 | FLAGA2 | FLAGA1 | FLAGA0 | 00000000 | RW | | E603 | 1 | PINFLAGSCD <sup>[9]</sup> | Slave FIFO FLAGC and FLAGD Pin Configuration | FLAGD3 | FLAGD2 | FLAGD1 | FLAGD0 | FLAGC3 | FLAGC2 | FLAGC1 | FLAGC0 | 00000000 | RW | | E604 | 1 | FIFORESET <sup>[9]</sup> | Restore FIFOS to default state | NAKALL | 0 | 0 | 0 | EP3 | EP2 | EP1 | EP0 | xxxxxxx | W | | E605 | 1 | BREAKPT | Breakpoint Control | 0 | 0 | 0 | 0 | BREAK | BPPULSE | BPEN | 0 | 00000000 | rrrrbbbr | | E606 | 1 | BPADDRH | Breakpoint Address H | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | xxxxxxx | RW | | E607 | 1 | BPADDRL | Breakpoint Address L | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | xxxxxxx | RW | | E608 | 1 | UART230 | 230 Kbaud internally generated ref. clock | 0 | 0 | 0 | 0 | 0 | 0 | 230UART1 | 230UART0 | 00000000 | rrrrrbb | | E609 | 1 | FIFOPINPOLAR <sup>[9]</sup> | Slave FIFO Interface pins polarity | 0 | 0 | PKTEND | SLOE | SLRD | SLWR | EF | FF | 00000000 | rrbbbbbb | | E60A | 1 | REVID | Chip Revision | rv7 | rv6 | rv5 | rv4 | rv3 | rv2 | rv1 | rv0 | RevA<br>00000001 | R | | E60B | 1 | REVCTL <sup>[9]</sup> | Chip Revision Control | 0 | 0 | 0 | 0 | 0 | 0 | dyn_out | enh_pkt | 00000000 | rrrrrbb | | _000 | • | UDMA | Cp Itoviololi Colillol | - | _ | _ | | - | _ | ajii_out | o.m_prit | 2000000 | | | E60C | 1 | GPIFHOLDAMOUNT | MSTB Hold Time<br>(for UDMA) | 0 | 0 | 0 | 0 | 0 | 0 | HOLDTIME1 | HOLDTIME0 | 00000000 | rrrrrbb | | | 3 | reserved | , | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ENDPOINT CONFIG | URATION | | | | | | | | | | | | E610 | 1 | EP1OUTCFG | Endpoint 1-OUT<br>Configuration | VALID | 0 | TYPE1 | TYPE0 | 0 | 0 | 0 | 0 | 10100000 | brbbrrrr | | E611 | 1 | EP1INCFG | Endpoint 1-IN<br>Configuration | VALID | 0 | TYPE1 | TYPE0 | 0 | 0 | 0 | 0 | 10100000 | brbbrrrr | | E612 | 1 | EP2CFG | Endpoint 2 Configuration | VALID | DIR | TYPE1 | TYPE0 | SIZE | 0 | BUF1 | BUF0 | 10100010 | bbbbbrbb | | E613 | 1 | EP4CFG | Endpoint 4 Configuration | VALID | DIR | TYPE1 | TYPE0 | 0 | 0 | 0 | 0 | 10100000 | bbbbrrrr | | E614 | 1 | EP6CFG | Endpoint 6 Configuration | VALID | DIR | TYPE1 | TYPE0 | SIZE | 0 | BUF1 | BUF0 | 11100010 | bbbbbrbb | | E615 | 1 | EP8CFG | Endpoint 8 Configuration | VALID | DIR | TYPE1 | TYPE0 | 0 | 0 | 0 | 0 | 11100000 | bbbbrrrr | | | 2 | reserved | | | | | | | | | | | | | E618 | 1 | EP2FIFOCFG <sup>[9]</sup> | Endpoint 2 / slave FIFO configuration | 0 | INFM1 | OEP1 | AUTOOUT | AUTOIN | ZEROLENIN | 0 | WORDWIDE | 00000101 | rbbbbbrb | | E619 | 1 | EP4FIFOCFG <sup>[9]</sup> | Endpoint 4 / slave FIFO configuration | 0 | INFM1 | OEP1 | AUTOOUT | AUTOIN | ZEROLENIN | 0 | WORDWIDE | 00000101 | rbbbbbrb | | E61A | 1 | EP6FIFOCFG <sup>[9]</sup> | Endpoint 6 / slave FIFO configuration | 0 | INFM1 | OEP1 | AUTOOUT | AUTOIN | ZEROLENIN | 0 | WORDWIDE | 00000101 | rbbbbbrb | | E61B | 1 | EP8FIFOCFG <sup>[9]</sup> | Endpoint 8 / slave FIFO configuration | 0 | INFM1 | OEP1 | AUTOOUT | AUTOIN | ZEROLENIN | 0 | WORDWIDE | 00000101 | rbbbbbrb | | E61C | 4 | reserved | | | | İ | | | İ | | | | | | E620 | 1 | EP2AUTOINLENH <sup>[9]</sup> | Endpoint 2 AUTOIN<br>Packet Length H | 0 | 0 | 0 | 0 | 0 | PL10 | PL9 | PL8 | 00000010 | rrrrrbbb | | E621 | 1 | EP2AUTOINLENL <sup>[9]</sup> | Endpoint 2 AUTOIN<br>Packet Length L | PL7 | PL6 | PL5 | PL4 | PL3 | PL2 | PL1 | PL0 | 00000000 | RW | | E622 | 1 | EP4AUTOINLENH <sup>[9]</sup> | Endpoint 4 AUTOIN<br>Packet Length H | 0 | 0 | 0 | 0 | 0 | 0 | PL9 | PL8 | 00000010 | rrrrrbb | | E623 | 1 | EP4AUTOINLENL <sup>[9]</sup> | Endpoint 4 AUTOIN<br>Packet Length L | PL7 | PL6 | PL5 | PL4 | PL3 | PL2 | PL1 | PL0 | 00000000 | RW | | E624 | 1 | EP6AUTOINLENH <sup>[9]</sup> | Endpoint 6 AUTOIN<br>Packet Length H | 0 | 0 | 0 | 0 | 0 | PL10 | PL9 | PL8 | 00000010 | rrrrrbbb | | E625 | 1 | EP6AUTOINLENL <sup>[9]</sup> | Endpoint 6 AUTOIN<br>Packet Length L | PL7 | PL6 | PL5 | PL4 | PL3 | PL2 | PL1 | PL0 | 00000000 | RW | | E626 | 1 | EP8AUTOINLENH <sup>[9]</sup> | Endpoint 8 AUTOIN<br>Packet Length H | 0 | 0 | 0 | 0 | 0 | 0 | PL9 | PL8 | 00000010 | rrrrrbb | | E627 | 1 | EP8AUTOINLENL <sup>[9]</sup> | Endpoint 8 AUTOIN<br>Packet Length L | PL7 | PL6 | PL5 | PL4 | PL3 | PL2 | PL1 | PL0 | 00000000 | RW | | E628 | 1 | ECCCFG | ECC Configuration | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ECCM | 00000000 | rrrrrrb | | E629 | 1 | ECCRESET | ECC Reset | Х | х | х | х | х | х | Х | x | 00000000 | | | E62A | 1 | ECC1B0 | ECC1 Byte 0 Address | LINE15 | LINE14 | LINE13 | LINE12 | LINE11 | LINE10 | LINE9 | LINE8 | 11111111 | R | | E62B | 1 | ECC1B1 | ECC1 Byte 1 Address | LINE7 | LINE6 | LINE5 | LINE4 | LINE3 | LINE2 | LINE1 | LINE0 | 111111111 | R | | E62C | 1 | ECC1B2 | ECC1 Byte 2 Address | COL5 | COL4 | COL3 | COL2 | COL1 | COL0 | LINE17 | LINE16 | 11111111 | R | | E62D | 1 | ECC2B0 | ECC2 Byte 0 Address | LINE15 | LINE14 | LINE13 | LINE12 | LINE11 | LINE10 | LINE9 | LINE8 | 111111111 | R | | E62E | 1 | ECC2B1 | ECC2 Byte 1 Address | LINE7 | LINE6 | LINE5 | LINE4 | LINE3 | LINE2 | LINE1 | LINE0 | 11111111 | R | | Note: | | | | | 1 | | | 1 | | | | 1 | 1-, | #### Note: <sup>9.</sup> Read and writes to these register may require synchronization delay, see Technical Reference Manual for "Synchronization Delay." Table 6-1. FX1 Register Summary (continued) | Hex | Size | Name | Description | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | |-------|------|----------------------------------------|---------------------------------------------------|-------------------------|-------------------------|------------------------|--------------------------|-------------------------|-------|------|------------------------|-----------|----------------| | E62F | 1 | ECC2B2 | ECC2 Byte 2 Address | COL5 | COL4 | COL3 | COL2 | COL1 | COL0 | 0 | 0 | 11111111 | R | | | | | | | | | | | | | | | | | F000 | _ | EDOELEO DEL 1[9] | For the start O / starts FIFO | DEOLO | DICTOTAT | INI DICTOROL | INI DIZTORAL | INI. DIZTOIOI | 0 | DECO | DECO | 40004000 | b b b b b ab I | | E630 | 1 | EP2FIFOPFH <sup>[9]</sup> | Endpoint 2 / slave FIFO<br>Programmable Flag HISO | DECIS | PKTSTAT | | IN: PKTS[1]<br>OUT:PFC11 | | | PFC9 | PFC8 | 10001000 | dodddddd | | | | (0) | Mode | | | | | | | | | | | | E630 | 1 | EP2FIFOPFH <sup>[9]</sup> | Endpoint 2 / slave FIFO<br>Programmable Flag H | DECIS | PKTSTAT | OUT:PFC12 | OUT:PFC11 | OUT:PFC10 | 0 | PFC9 | IN:PKTS[2]<br>OUT:PFC8 | 10001000 | bbbbbrbb | | | | | Non-ISO Mode | | | | | | | | 001.1100 | | | | | | | | | | | | | | | | | | | E631 | 1 | EP2FIFOPFL <sup>[9]</sup> | Endpoint 2 / slave FIFO | IN:PKTS[1] | IN:PKTS[0] | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | DM | | E031 | l' | EPZFIFOFFL <sup>13</sup> | Programmable Flag L | OUT:PFC7 | OUT:PFC6 | FFCS | FFC4 | FFC3 | FFG2 | FFCI | FFCU | 00000000 | KVV | | | | | | | | | | | | | | | | | F000 | | ED (ELEO DE 1/0) | E 1 : 1 / 1 EEO | DEGIO | DICTOTAT | 2 | IN DUTOUS | IN DUTOIO | | 0 | DECO | 10001000 | | | E632 | 1 | EP4FIFOPFH <sup>[9]</sup> | Endpoint 4 / slave FIFO<br>Programmable Flag HISO | DECIS | PKTSTAT | 0 | IN: PKTS[1]<br>OUT:PFC10 | IN: PKTS[0]<br>OUT:PFC9 | 0 | 0 | PFC8 | 10001000 | bbrbbrrb | | | | | Mode | | | | | | | | | | | | E632 | 1 | EP4FIFOPFH <sup>[9]</sup> | Endpoint 4 / slave FIFO<br>Programmable Flag H | DECIS | PKTSTAT | 0 | OUT:PFC10 | OUT:PFC9 | 0 | 0 | PFC8 | 10001000 | bbrbbrrb | | | | | Non-ISO Mode | | | | | | | | | | | | | | | | | | | | | | | | | | | F000 | | ED 45150 D51 [9] | E 1 : 1 / 1 EEO | IN DICTORA | IN DICTORS | DEGE | 5504 | DE00 | DEOC | 5504 | DECO | | DIA | | E633 | 1 | EP4FIFOPFL <sup>[9]</sup> | Endpoint 4 / slave FIFO<br>Programmable Flag L | IN: PKTS[1]<br>OUT:PFC7 | IN: PKTS[0]<br>OUT:PFC6 | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | RW | | | | | 19 11 11 11 | | | | | | | | | | | | | | | | | ļ | | | | | | | | ļ | | E634 | 1 | EP6FIFOPFH <sup>[9]</sup> | Endpoint 6 / slave FIFO<br>Programmable Flag HISO | DECIS | PKTSTAT | INPKTS[2]<br>OUT:PFC12 | IN: PKTS[1]<br>OUT:PFC11 | IN: PKTS[0] | 0 | PFC9 | PFC8 | 00001000 | bbbbbrbb | | | | | Mode | | | 001.11012 | 001.11011 | 001.11010 | | | | | | | E634 | 1 | EP6FIFOPFH <sup>[9]</sup> | Endpoint 6 / slave FIFO | DECIS | PKTSTAT | OUT:PFC12 | OUT:PFC11 | OUT:PFC10 | 0 | PFC9 | IN:PKTS[2]<br>OUT:PFC8 | 00001000 | bbbbbrbl | | | | | Programmable Flag H<br>Non-ISO Mode | | | | | | | | OUT:PFC8 | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | E635 | 1 | EP6FIFOPFL <sup>[9]</sup> | Endpoint 6 / slave FIFO<br>Programmable Flag L | IN:PKTS[1]<br>OUT:PFC7 | IN:PKTS[0]<br>OUT:PFC6 | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | RW | | | | | r regrammable r lag E | | 00 1 00 | | | | | | | | | | | | | | | | | | | | | | | | | E636 | 1 | EP8FIFOPFH <sup>[9]</sup> | Endpoint 8 / slave FIFO | DECIS | PKTSTAT | 0 | | IN: PKTS[0] | 0 | 0 | PFC8 | 00001000 | bbrbbrrb | | | | | Programmable Flag HISO<br>Mode | | | | OUT:PFC10 | OUT:PFC9 | | | | | | | E636 | 1 | EP8FIFOPFH <sup>[9]</sup> | Endpoint 8 / slave FIFO | DECIS | PKTSTAT | 0 | OUT:PFC10 | OUT:PFC9 | 0 | 0 | PFC8 | 00001000 | bbrbbrrb | | | | | Programmable Flag H<br>Non-ISO Mode | | | | | | | | | | | | | | | Non ICC Micae | | | | | | | | | | | | | | | | | | | | | | | | | | | E637 | 1 | EP8FIFOPFL <sup>[9]</sup> | Endpoint 8 / slave FIFO | PFC7 | PFC6 | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | RW | | E637 | 1 | ISO Mode<br>EP8FIFOPFL <sup>[9]</sup> | Programmable Flag L<br>Endpoint 8 / slave FIFO | IN: PKTS[1] | IN: PKTS[0] | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | D\A/ | | LUST | l' | Non-ISO Mode | Programmable Flag L | OUT:PFC7 | OUT:PFC6 | F1 03 | F1 04 | F1 03 | F1 02 | FIGI | F1 C0 | 00000000 | IXVV | | | 8 | reserved | | | | | | | | | | | | | E640 | 1 | reserved | | | | | | | | | | | | | E641 | 1 | reserved | | | | | | | | | | | | | E642 | 1 | reserved | | | | | | | | | | | | | E643 | 1 | reserved | | | | | | | | | | | <u> </u> | | E644 | 4 | reserved | E 1015 : : = : | 01: | | • | | EDO | EDO | ED: | 500 | 1 | | | E648 | 1 | INPKTEND <sup>[9]</sup> | Force IN Packet End | Skip | 0 | 0 | 0 | EP3 | EP2 | EP1 | EP0 | XXXXXXX | | | E649 | / | OUTPKTEND <sup>[9]</sup> | Force OUT Packet End | Skip | 0 | 0 | 0 | EP3 | EP2 | EP1 | EP0 | XXXXXXX | W | | E650 | 1 | INTERRUPTS<br>EP2FIFOIE <sup>[9]</sup> | Endpoint 2 slave FIFO | 0 | 0 | 0 | 0 | EDGEPF | PF | EF | FF | 00000000 | D\// | | L000 | ' | Li Zi ii Oles | Flag Interrupt Enable | U | o . | J | J | LUGEFF | | -' | ' | 555550000 | 1744 | | E651 | 1 | EP2FIFOIRQ <sup>[9,10]</sup> | Endpoint 2 slave FIFO | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000111 | rrrrrbbb | | F05- | | EDAELEO:E <sup>[0]</sup> | Flag Interrupt Request | 0 | 0 | 0 | 0 | EDOSES | DE | | | 00000 | DV4 | | E652 | 1 | EP4FIFOIE <sup>[9]</sup> | Endpoint 4 slave FIFO<br>Flag Interrupt Enable | 0 | 0 | 0 | 0 | EDGEPF | PF | EF | FF | 00000000 | KW | | E653 | 1 | EP4FIFOIRQ[9,10] | Endpoint 4 slave FIFO | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000111 | rrrrrbbb | | | | | Flag Interrupt Request | | | | | | | | | | | | E654 | 1 | EP6FIFOIE <sup>[9]</sup> | Endpoint 6 slave FIFO Flag Interrupt Enable | 0 | 0 | 0 | 0 | EDGEPF | PF | EF | FF | 00000000 | RW | | E655 | 1 | EP6FIFOIRQ <sup>[9,10]</sup> | Endpoint 6 slave FIFO | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000110 | rrrrbbb | | _5555 | Ľ | | Flag Interrupt Request | | | | Ľ | Ľ | | | | | | | E656 | 1 | EP8FIFOIE <sup>[9]</sup> | Endpoint 8 slave FIFO | 0 | 0 | 0 | 0 | EDGEPF | PF | EF | FF | 00000000 | RW | | F057 | 4 | ED0E1E0150[9 10] | Flag Interrupt Enable | 0 | 0 | 0 | 0 | 0 | DE | | | 00000440 | annual: I. I. | | E657 | 1 | EP8FIFOIRQ <sup>[9,10]</sup> | Endpoint 8 slave FIFO<br>Flag Interrupt Request | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000110 | rrrrrbbb | | E658 | 1 | IBNIE | IN-BULK-NAK Interrupt | 0 | 0 | EP8 | EP6 | EP4 | EP2 | EP1 | EP0 | 00000000 | RW | | | 1 | 1 | Enable | l | 1 | 1 | 1 | 1 | İ | 1 | 1 | i | 1 | Note: 10. SFRs not part of the standard 8051 architecture. The register can only be reset, it cannot be set. Table 6-1. FX1 Register Summary (continued) | | | | ter Summary (CC | | 1 | 1 | ъ. | 1 | T | | l | I= | | |--------------|------|-----------------------------------|--------------------------------------------|----------|--------|-----------|-----------|-----------|-----------|------------|-----------|----------|----------| | Hex<br>E659 | Size | Name<br>IBNIRQ <sup>[10]</sup> | Description IN-BULK-NAK interrupt | b7<br>0 | b6 | b5<br>EP8 | b4<br>EP6 | b3<br>EP4 | b2<br>EP2 | b1<br>EP1 | b0<br>EP0 | Default | Access | | :009 | ı | IBNIRQ | Request | | U | | | EP4 | | EPI | EPU | 00xxxxxx | | | ≣65A | 1 | NAKIE | Endpoint Ping-NAK / IBN Interrupt Enable | EP8 | EP6 | EP4 | EP2 | EP1 | EP0 | 0 | IBN | 00000000 | RW | | E65B | 1 | NAKIRQ <sup>[10]</sup> | Endpoint Ping-NAK / IBN Interrupt Request | EP8 | EP6 | EP4 | EP2 | EP1 | EP0 | 0 | IBN | xxxxxx0x | bbbbbbrb | | E65C | 1 | USBIE | USB Int Enables | 0 | EP0ACK | 0 | URES | SUSP | SUTOK | SOF | SUDAV | 00000000 | RW | | E65D | 1 | USBIRQ <sup>[10]</sup> | USB Interrupt Requests | 0 | EP0ACK | 0 | URES | SUSP | SUTOK | SOF | SUDAV | 0xxxxxxx | rbbbbbbb | | E65E | 1 | EPIE | Endpoint Interrupt<br>Enables | EP8 | EP6 | EP4 | EP2 | EP10UT | EP1IN | EP0OUT | EP0IN | 00000000 | RW | | E65F | 1 | EPIRQ <sup>[10]</sup> | Endpoint Interrupt<br>Requests | EP8 | EP6 | EP4 | EP2 | EP10UT | EP1IN | EP0OUT | EP0IN | 0 | RW | | E660 | 1 | GPIFIE <sup>[9]</sup> | GPIF Interrupt Enable | 0 | 0 | 0 | 0 | 0 | 0 | GPIFWF | GPIFDONE | 00000000 | RW | | E661 | 1 | GPIFIRQ <sup>[9]</sup> | GPIF Interrupt Request | 0 | 0 | 0 | 0 | 0 | 0 | GPIFWF | GPIFDONE | 000000xx | RW | | E662 | 1 | USBERRIE | USB Error Interrupt | ISOEP8 | ISOEP6 | ISOEP4 | ISOEP2 | 0 | 0 | 0 | ERRLIMIT | 00000000 | | | E663 | 1 | USBERRIRQ[10] | Enables USB Error Interrupt | ISOEP8 | ISOEP6 | ISOEP4 | ISOEP2 | 0 | 0 | 0 | ERRLIMIT | 0000000x | bbbbrrrb | | E664 | 1 | ERRCNTLIM | Requests USB Error counter and | EC3 | EC2 | EC1 | EC0 | LIMIT3 | LIMIT2 | LIMIT1 | LIMIT0 | xxxx0100 | rrrrbbbb | | | | _ | limit | | 202 | 201 | 200 | LIMITO | LIWII 12 | LIWITT | LIMITO | | | | E665 | 1 | CLRERRCNT | Glodi Error Godintor Eggio | x | X | X | X | X | X | X | x | XXXXXXXX | W | | E666 | 1 | INT2IVEC | Interrupt 2 (USB)<br>Autovector | 0 | I2V4 | 12V3 | I2V2 | I2V1 | I2V0 | 0 | 0 | 00000000 | | | E667 | 1 | INT4IVEC | Interrupt 4 (slave FIFO & GPIF) Autovector | 1 | 0 | I4V3 | 14V2 | I4V1 | 14V0 | 0 | 0 | 10000000 | R | | E668 | 1 | INTSETUP | Interrupt 2&4 setup | 0 | 0 | 0 | 0 | AV2EN | 0 | INT4SRC | AV4EN | 00000000 | RW | | E669 | 7 | reserved | | | | | | | | | | | | | -0-0 | | INPUT / OUTPUT | LUO DODTA AII | EL 4 0 D | 01.00 | | | | | D. 17.4 | IN ITO | | DIA | | E670 | 1 | PORTACFG | I/O PORTA Alternate<br>Configuration | FLAGD | SLCS | 0 | 0 | 0 | 0 | INT1 | INT0 | 00000000 | RW | | E671 | 1 | PORTCCFG | I/O PORTC Alternate<br>Configuration | GPIFA7 | GPIFA6 | GPIFA5 | GPIFA4 | GPIFA3 | GPIFA2 | GPIFA1 | GPIFA0 | 00000000 | RW | | E672 | 1 | PORTECFG | I/O PORTE Alternate<br>Configuration | GPIFA8 | T2EX | INT6 | RXD10UT | RXD0OUT | T2OUT | T1OUT | T0OUT | 00000000 | RW | | E673 | 4 | XTALINSRC | XTALIN Clock Source | 0 | 0 | 0 | 0 | 0 | 0 | 0 | EXTCLK | 00000000 | rrrrrrb | | E677 | 1 | reserved | | | | | | | | | | | | | E678 | 1 | I2CS | I <sup>2</sup> C Bus<br>Control & Status | START | STOP | LASTRD | ID1 | ID0 | BERR | ACK | DONE | 000xx000 | bbbrrrrr | | E679 | 1 | I2DAT | I <sup>2</sup> C Bus<br>Data | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | xxxxxxx | RW | | E67A | 1 | I2CTL | I <sup>2</sup> C Bus<br>Control | 0 | 0 | 0 | 0 | 0 | 0 | STOPIE | 400KHZ | 00000000 | RW | | E67B | 1 | XAUTODAT1 | Autoptr1 MOVX access, when APTREN=1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxx | RW | | E67C | 1 | XAUTODAT2 | Autoptr2 MOVX access, when APTREN=1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxx | RW | | | | UDMA CRC | MIONITA TILETT | | | | | | | | | | | | E67D | 1 | UDMACRCH <sup>[9]</sup> | UDMA CRC MSB | CRC15 | CRC14 | CRC13 | CRC12 | CRC11 | CRC10 | CRC9 | CRC8 | 01001010 | RW | | E67E | 1 | UDMACRCL <sup>[9]</sup> | UDMA CRC LSB | CRC7 | CRC6 | CRC5 | CRC4 | CRC3 | CRC2 | CRC1 | CRC0 | 10111010 | RW | | E67F | 1 | UDMACRC-<br>QUALIFIER | UDMA CRC Qualifier | QENABLE | 0 | 0 | 0 | QSTATE | QSIGNAL2 | QSIGNAL1 | QSIGNAL0 | 00000000 | brrrbbbb | | | | USB CONTROL | | | | | | | | | | | | | E680 | 1 | USBCS | USB Control & Status | 0 | 0 | 0 | 0 | DISCON | NOSYNSOF | RENUM | SIGRSUME | x0000000 | rrrrbbbb | | E681 | 1 | SUSPEND | Put chip into suspend | х | х | х | х | х | х | х | х | xxxxxxx | W | | E682 | 1 | WAKEUPCS | Wakeup Control & Status | WU2 | WU | WU2POL | WUPOL | 0 | DPEN | WU2EN | WUEN | xx000101 | bbbbrbbb | | E683 | 1 | TOGCTL | Toggle Control | Q | S | R | Ю | EP3 | EP2 | EP1 | EP0 | x0000000 | rrrbbbbb | | E684 | 1 | USBFRAMEH | USB Frame count H | 0 | 0 | 0 | 0 | 0 | FC10 | FC9 | FC8 | 00000xxx | R | | E685 | 1 | USBFRAMEL | USB Frame count L | FC7 | FC6 | FC5 | FC4 | FC3 | FC2 | FC1 | FC0 | XXXXXXX | R | | E686 | 1 | reserved | | | | | | | | | | | | | E687 | 1 | FNADDR | USB Function address | 0 | FA6 | FA5 | FA4 | FA3 | FA2 | FA1 | FA0 | 0xxxxxxx | R | | E688 | 2 | reserved | | | | | | | | | | | | | | | ENDPOINTS | | | | | | | | | | | | | E68A | 1 | EP0BCH <sup>[9]</sup> | Endpoint 0 Byte Count H | (BC15) | (BC14) | (BC13) | (BC12) | (BC11) | (BC10) | (BC9) | (BC8) | XXXXXXX | RW | | E68B | 1 | EP0BCL <sup>[9]</sup> | Endpoint 0 Byte Count L | (BC7) | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | XXXXXXX | RW | | E68C | 1 | reserved | | | | | | | | | | | | | E68D | 1 | EP1OUTBC | Endpoint 1 OUT Byte Count | 0 | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | XXXXXXX | RW | | E68E | 1 | reserved | | | | | | | | | | | | | E68F | 1 | EP1INBC | Endpoint 1 IN Byte Count | | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | XXXXXXX | RW | | E690 | 1 | EP2BCH <sup>[9]</sup> | Endpoint 2 Byte Count H | | 0 | 0 | 0 | 0 | BC10 | BC9 | BC8 | XXXXXXX | RW | | E691 | 1 | EP2BCL <sup>[9]</sup> | Endpoint 2 Byte Count L | BC7/SKIP | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | xxxxxxx | RW | | E692<br>E694 | 1 | reserved<br>EP4BCH <sup>[9]</sup> | Endpoint 4 Byte Count H | 0 | 0 | 0 | 0 | 0 | 0 | BC9 | BC8 | VVVV | D\A/ | | E694<br>E695 | 1 | EP4BCL <sup>[9]</sup> | <u> </u> | BC7/SKIP | BC6 | 0<br>BC5 | BC4 | 0<br>BC3 | BC2 | BC9<br>BC1 | BC8 | XXXXXXXX | RW<br>RW | | E696 | 2 | reserved | aponit + Dyte Count L | JOI/OINE | 200 | 500 | 504 | 500 | 502 | 501 | 200 | ^^^^^ | | | | | | | | | | | | | | | | | Table 6-1. FX1 Register Summary (continued) | | | | 101 Cummunary (00 | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | | | | | | | |------|------|-------------------------|---------------------------------------------------|-----------------------------------------|-----------|-----------------|-----------------|----------|---------|---------|---------|----------|------------------| | Hex | Size | Name | Description | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | | E698 | 1 | EP6BCH <sup>[9]</sup> | Endpoint 6 Byte Count H | 0 | 0 | 0 | 0 | 0 | BC10 | BC9 | BC8 | XXXXXXX | RW | | E699 | 1 | EP6BCL <sup>[9]</sup> | Endpoint 6 Byte Count L | BC7/SKIP | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | XXXXXXX | RW | | E69A | 2 | reserved | | | | | | | | | | | | | E69C | 1 | EP8BCH <sup>[9]</sup> | Endpoint 8 Byte Count H | 0 | 0 | 0 | 0 | 0 | 0 | BC9 | BC8 | XXXXXXX | RW | | E69D | 1 | EP8BCL <sup>[9]</sup> | Endpoint 8 Byte Count L | BC7/SKIP | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | XXXXXXXX | RW | | E69E | 2 | reserved<br>EP0CS | Endneist O Central and | HSNAK | 0 | 0 | 0 | 0 | 0 | BUSY | STALL | 40000000 | م ما ما ما ما ما | | E6A0 | 1 | EPUCS | Endpoint 0 Control and Status | HSNAK | 0 | 0 | 0 | 0 | 0 | BUSY | STALL | 10000000 | bbbbbbbr | | E6A1 | 1 | EP10UTCS | Endpoint 1 OUT Control | 0 | 0 | 0 | 0 | 0 | 0 | BUSY | STALL | 00000000 | bbbbbbr | | E040 | | EDAINOS | and Status | 0 | 0 | 0 | 0 | 0 | 0 | DLIOV | OTALL | 00000000 | b b b b b b b a | | E6A2 | 1 | EP1INCS | Endpoint 1 IN Control and<br>Status | 0 | 0 | 0 | 0 | 0 | 0 | BUSY | STALL | 00000000 | bbbbbbbr | | E6A3 | 1 | EP2CS | Endpoint 2 Control and Status | 0 | NPAK2 | NPAK1 | NPAK0 | FULL | EMPTY | 0 | STALL | 00101000 | rrrrrrb | | E6A4 | 1 | EP4CS | Endpoint 4 Control and Status | 0 | 0 | NPAK1 | NPAK0 | FULL | EMPTY | 0 | STALL | 00101000 | rrrrrrb | | E6A5 | 1 | EP6CS | Endpoint 6 Control and Status | 0 | NPAK2 | NPAK1 | NPAK0 | FULL | EMPTY | 0 | STALL | 00000100 | rrrrrrb | | E6A6 | 1 | EP8CS | Endpoint 8 Control and Status | 0 | 0 | NPAK1 | NPAK0 | FULL | EMPTY | 0 | STALL | 00000100 | rrrrrrb | | E6A7 | 1 | EP2FIFOFLGS | Endpoint 2 slave FIFO | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000010 | R | | | | | Flags | | | | | | | | | | | | E6A8 | 1 | EP4FIFOFLGS | Endpoint 4 slave FIFO Flags | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000010 | R | | E6A9 | | EP6FIFOFLGS | Endpoint 6 slave FIFO Flags | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000110 | R | | E6AA | 1 | EP8FIFOFLGS | Endpoint 8 slave FIFO Flags | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000110 | R | | E6AB | 1 | EP2FIFOBCH | Endpoint 2 slave FIFO total byte count H | 0 | 0 | 0 | BC12 | BC11 | BC10 | BC9 | BC8 | 00000000 | R | | E6AC | 1 | EP2FIFOBCL | Endpoint 2 slave FIFO total byte count L | BC7 | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | 00000000 | R | | E6AD | 1 | EP4FIFOBCH | Endpoint 4 slave FIFO total byte count H | 0 | 0 | 0 | 0 | 0 | BC10 | BC9 | BC8 | 00000000 | R | | E6AE | 1 | EP4FIFOBCL | Endpoint 4 slave FIFO total byte count L | BC7 | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | 00000000 | R | | E6AF | 1 | EP6FIFOBCH | Endpoint 6 slave FIFO total byte count H | 0 | 0 | 0 | 0 | BC11 | BC10 | BC9 | BC8 | 00000000 | R | | E6B0 | 1 | EP6FIFOBCL | Endpoint 6 slave FIFO total byte count L | BC7 | BC6 | BC5 | BC4 | ВС3 | BC2 | BC1 | BC0 | 00000000 | R | | E6B1 | 1 | EP8FIFOBCH | Endpoint 8 slave FIFO total byte count H | 0 | 0 | 0 | 0 | 0 | BC10 | ВС9 | BC8 | 00000000 | R | | E6B2 | 1 | EP8FIFOBCL | Endpoint 8 slave FIFO total byte count L | BC7 | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | 00000000 | R | | E6B3 | 1 | SUDPTRH | Setup Data Pointer high address byte | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | xxxxxxx | RW | | E6B4 | 1 | SUDPTRL | Setup Data Pointer low address byte | A7 | A6 | A5 | A4 | A3 | A2 | A1 | 0 | xxxxxxx0 | bbbbbbb | | E6B5 | 1 | SUDPTRCTL | Setup Data Pointer Auto<br>Mode | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SDPAUTO | 00000001 | RW | | | 2 | reserved | Wode | | | | | | | | | 1 | | | E6B8 | 8 | SETUPDAT | 8 bytes of setup data | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxxx | R | | | | | SETUPDAT[0] = | | | _ | | | | | | | | | | | | bmRequestType | | | | | | | | | | | | | | | SETUPDAT[1] = bmRequest | | | | | | | | | | | | | | | SETUPDAT[2:3] = wValue | | | | | | | | | + | | | | | | SETUPDAT[4:5] = wIndex | | | | | | | | | | | | | | | SETUPDAT[6:7] = | | | | | | | | | | | | | | | wLength | | | | | <u> </u> | | | | <u> </u> | | | | | GPIF | | | | | | | | | | | | | E6C0 | | GPIFWFSELECT | Waveform Selector | | | SINGLERD1 | SINGLERD0 | FIFOWR1 | FIFOWR0 | FIFORD1 | FIFORD0 | | | | E6C1 | | GPIFIDLECS | GPIF Done, GPIF IDLE drive mode | DONE | 0 | 0 | 0 | 0 | 0 | 0 | IDLEDRV | 10000000 | | | E6C2 | | GPIFIDLECTL | Inactive Bus, CTL states | 0 | 0 | CTL5 | CTL4 | CTL3 | CTL2 | CTL1 | CTL0 | 11111111 | RW | | E6C3 | 1 | GPIFCTLCFG | CTL Drive Type | TRICTL | 0 | CTL5 | CTL4 | CTL3 | CTL2 | CTL1 | CTL0 | | | | E6C4 | 1 | GPIFADRH <sup>[9]</sup> | GPIF Address H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | GPIFA8 | | | | E6C5 | 1 | GPIFADRL <sup>[9]</sup> | GPIF Address L | GPIFA7 | GPIFA6 | GPIFA5 | GPIFA4 | GPIFA3 | GPIFA2 | GPIFA1 | GPIFA0 | 00000000 | RW | | F000 | _ | FLOWSTATE | Elementata En 11 | F0F | | | | | F00 | F04 | F00 | 0000000 | h 1 1 1 | | E6C6 | 1 | FLOWSTATE | Flowstate Enable and<br>Selector | FSE | 0 | 0 | 0 | 0 | FS2 | FS1 | FS0 | 00000000 | brrrrbbb | | E6C7 | 1 | FLOWLOGIC | Flowstate Logic | LFUNC1 | LFUNC0 | TERMA2 | TERMA1 | TERMA0 | TERMB2 | TERMB1 | TERMB0 | 00000000 | RW | | E6C8 | | FLOWEQ0CTL | CTL-Pin States in | CTL0E3 | CTL0E2 | CTL0E1/ | CTL0E0/ | CTL3 | CTL2 | CTL1 | CTL0 | 00000000 | | | | | | Flowstate<br>(when Logic = 0) | | | CTL5 | CTL4 | | | | | | | | E6C9 | 1 | FLOWEQ1CTL | CTL-Pin States in Flow-<br>state (when Logic = 1) | CTL0E3 | CTL0E2 | CTL0E1/<br>CTL5 | CTL0E0/<br>CTL4 | CTL3 | CTL2 | CTL1 | CTL0 | 00000000 | RW | | E6CA | 1 | FLOWHOLDOFF | Holdoff Configuration | HOPERIOD3 | HOPERIOD2 | HOPERIOD1 | HOPERIOD<br>0 | HOSTATE | HOCTL2 | HOCTL1 | HOCTL0 | 00000000 | RW | Table 6-1. FX1 Register Summary (continued) | Hex | Size | Name | Description | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | |---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------|----------------------------------------------------|--------------------------------------------------|--------------------------------------------|--------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------| | E6CB | 1 | FLOWSTB | Flowstate Strobe | SLAVE | RDYASYNC | CTLTOGL | SUSTAIN | 0 | MSTB2 | MSTB1 | MSTB0 | 00100000 | RW | | F000 | | EL OWIGED DE | Configuration | | | | | | | E4111110 | DIGINIO | 00000004 | | | E6CC | 1 | FLOWSTBEDGE | Flowstate Rising/Falling<br>Edge Configuration | 0 | 0 | 0 | 0 | 0 | 0 | FALLING | RISING | 00000001 | rrrrrbb | | E6CD | 1 | FLOWSTBPERIOD | Master-Strobe Half-Period | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000010 | RW | | E6CE | 1 | GPIFTCB3 <sup>[9]</sup> | GPIF Transaction Count | TC31 | TC30 | TC29 | TC28 | TC27 | TC26 | TC25 | TC24 | 00000000 | RW | | F00F | _ | GPIFTCB2 <sup>[9]</sup> | Byte 3 | T000 | T000 | T004 | T000 | T040 | TC18 | TO47 | T040 | 00000000 | DW | | E6CF | 1 | GPIF I CB2 <sup>[□]</sup> | GPIF Transaction Count<br>Byte 2 | TC23 | TC22 | TC21 | TC20 | TC19 | TC18 | TC17 | TC16 | 00000000 | RW | | E6D0 | 1 | GPIFTCB1 <sup>[9]</sup> | GPIF Transaction Count | TC15 | TC14 | TC13 | TC12 | TC11 | TC10 | TC9 | TC8 | 00000000 | RW | | | | | Byte 1 | | | | | | | | | | | | E6D1 | 1 | GPIFTCB0 <sup>[9]</sup> | GPIF Transaction Count<br>Byte 0 | TC7 | TC6 | TC5 | TC4 | TC3 | TC2 | TC1 | TC0 | 00000001 | RW | | | 2 | reserved | -, | | | | | | | | | 00000000 | RW | | | | reserved | | | | | | | | | | | | | | | reserved | | | | | | | | | | | | | E6D2 | 1 | EP2GPIFFLGSEL <sup>[9]</sup> | Endpoint 2 GPIF Flag | 0 | 0 | 0 | 0 | 0 | 0 | FS1 | FS0 | 00000000 | RW | | EcD2 | 4 | ED2CDIEDECTOR | select | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FIFO2FI AC | 00000000 | DW | | E6D3 | 1 | EP2GPIFPFSTOP | Endpoint 2 GPIF stop transaction on prog. flag | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FIFO2FLAG | 00000000 | RW | | E6D4 | 1 | EP2GPIFTRIG <sup>[9]</sup> | Endpoint 2 GPIF Trigger | х | х | х | х | х | х | х | х | xxxxxxx | W | | | 3 | reserved | | | | | | | | | | | | | | | reserved | | | | | | | | | | | | | | | reserved | - | | | | | | | | | | | | E6DA | 1 | EP4GPIFFLGSEL <sup>[9]</sup> | Endpoint 4 GPIF Flag select | 0 | 0 | 0 | 0 | 0 | 0 | FS1 | FS0 | 00000000 | RW | | E6DB | 1 | EP4GPIFPFSTOP | Endpoint 4 GPIF stop | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FIFO4FLAG | 00000000 | RW | | 2000 | l' | E. 401 II F1 010P | transaction on GPIF Flag | ľ | ľ | | ľ | | | ľ | 1 11 O-11 LAG | 20000000 | | | E6DC | 1 | EP4GPIFTRIG <sup>[9]</sup> | Endpoint 4 GPIF Trigger | Х | Х | х | х | х | х | х | х | XXXXXXX | W | | | 3 | reserved | | | | | | | | | | | | | | | reserved | | | | | | | | | | | | | | | reserved | | | | | | | | | | | | | E6E2 | 1 | EP6GPIFFLGSEL <sup>[9]</sup> | Endpoint 6 GPIF Flag select | 0 | 0 | 0 | 0 | 0 | 0 | FS1 | FS0 | 00000000 | RW | | E6E3 | 1 | EP6GPIFPFSTOP | Endpoint 6 GPIF stop | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FIFO6FLAG | 00000000 | RW | | | | | transaction on prog. flag | | | | | | | | | | | | E6E4 | 1 | EP6GPIFTRIG <sup>[9]</sup> | Endpoint 6 GPIF Trigger | Х | Х | х | х | х | х | х | x | XXXXXXX | W | | | 3 | reserved | | | | | | | | | | | | | | | reserved | | | | | | | | | | | | | | | | | | | | + | 1 | | | + | | | | FOFA | | reserved | En de sint a ODIE Elean | | | 0 | | | | F04 | F00 | 0000000 | DW | | E6EA | 1 | | Endpoint 8 GPIF Flag select | 0 | 0 | 0 | 0 | 0 | 0 | FS1 | FS0 | 00000000 | RW | | E6EA | 1 | reserved | select<br>Endpoint 8 GPIF stop | 0 | 0 | 0 | 0 | 0 | 0 | FS1 | FS0<br>FIFO8FLAG | 00000000 | | | E6EB | 1 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFPFSTOP | select Endpoint 8 GPIF stop transaction on prog. flag | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 00000000 | RW | | | 1 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFPFSTOP EP8GPIFTRIG <sup>[9]</sup> | select<br>Endpoint 8 GPIF stop | | | | | | | | | | | | E6EB<br>E6EC | 1 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFPSTOP EP8GPIFTRIG <sup>[9]</sup> reserved | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger | 0<br>x FIFO8FLAG | 00000000<br>xxxxxxx | RW<br>W | | E6EB | 1 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFPFSTOP EP8GPIFTRIG <sup>[9]</sup> | select Endpoint 8 GPIF stop transaction on prog. flag | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 00000000<br>xxxxxxx | RW | | E6EB<br>E6EC | 1 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFSTOP EP8GPIFTRIG <sup>[9]</sup> reserved | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & | 0<br>x<br>D15 | 0<br>x | 0<br>x | 0<br>x | 0<br>x | 0<br>x | 0<br>x | FIFO8FLAG | 00000000<br>xxxxxxx | RW<br>W | | E6EB E6EC E6F0 E6F1 | 1 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFPFSTOP EP8GPIFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH | select Endpoint & GPIF stop transaction on prog. flag Endpoint & GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction | D15 | D14 | D13 | D12 | D11 D3 | D10 | 0<br>x<br>D9 | FIFO8FLAG<br>x<br>D8 | 00000000<br>xxxxxxx<br>xxxxxxx | RW<br>W<br>RW | | E6EB<br>E6EC<br>E6F0 | 1 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFPFSTOP EP8GPIFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no | 0<br>x<br>D15 | 0<br>x<br>D14 | 0<br>x<br>D13 | 0<br>x<br>D12 | 0 x D11 | 0<br>x<br>D10 | 0<br>x<br>D9 | FIFO8FLAG<br>x | 00000000<br>xxxxxxxx | RW<br>W<br>RW | | E6EB E6EC E6F0 E6F1 | 1 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFPFSTOP EP8GPIFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, | D15 D7 | D14 | D13 | D12 | D11 D3 | D10 | 0<br>x<br>D9 | FIFO8FLAG<br>x<br>D8 | 00000000<br>xxxxxxx<br>xxxxxxx | RW<br>W<br>RW<br>RW | | E6EB E6EC E6F0 E6F1 E6F2 | 1 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFFSTOP EP8GPIFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger | D15 D7 | D14 D6 D6 | D13 D5 D5 | D12 D4 D4 | D11 D3 D3 | D10 D2 D2 | D9 D1 D1 | FIFO8FLAG X D8 D0 | 00000000<br>xxxxxxxx<br>xxxxxxxx<br>xxxxxxxx | RW<br>W<br>RW<br>RW | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 | 1 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFSTOP EP8GPIFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG | select Endpoint & GPIF stop transaction on prog. flag Endpoint & GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states | D15 D7 INTRDY | D14 D6 D6 SAS | D13 D5 TCXRDY5 | 0<br>x<br>D12<br>D4<br>D4 | D11 D3 D3 | 0 x D10 D2 D2 0 | D9 D1 D1 O | FIFO8FLAG x D8 D0 0 | 00000000<br>xxxxxxxx<br>xxxxxxxx<br>xxxxxxxx<br>00000000 | RW W RW R bbbrrrrr | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 | 1 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFSTOP EP8GPIFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status | D15 D7 INTRDY | 0 x D14 D6 SAS | D13 D5 D5 | D12 D4 D4 | D11 D3 D3 | D10 D2 D2 | D9 D1 D1 | FIFO8FLAG X D8 D0 | 00000000<br>xxxxxxxxx<br>xxxxxxxxx<br>00000000 | RW W RW Bbbrrrrr | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 E6F4 E6F5 | 1<br>3<br>1<br>1<br>1<br>1 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFSTOP EP8GPIFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT | select Endpoint & GPIF stop transaction on prog. flag Endpoint & GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states | D15 D7 INTRDY | D14 D6 D6 SAS | D13 D5 TCXRDY5 | 0<br>x<br>D12<br>D4<br>D4 | D11 D3 D3 | 0 x D10 D2 D2 0 | D9 D1 D1 O | FIFO8FLAG x D8 D0 0 | 00000000<br>xxxxxxxx<br>xxxxxxxx<br>xxxxxxxx<br>00000000 | RW W RW R bbbrrrrr | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 E6F4 E6F5 | 1<br>3<br>1<br>1<br>1<br>1 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFFSTOP EP8GPIFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms | D15 D7 INTRDY | 0 x D14 D6 SAS | D13 D5 TCXRDY5 | 0<br>x<br>D12<br>D4<br>D4 | D11 D3 D3 | 0 x D10 D2 D2 0 | D9 D1 D1 O | FIFO8FLAG x D8 D0 0 | 00000000<br>xxxxxxxxx<br>xxxxxxxxx<br>00000000 | RW W RW Bbbrrrrr | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 | 1<br>3<br>1<br>1<br>1<br>1<br>1<br>1<br>2 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFFSTOP EP8GPIFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S | D15 D7 D7 INTRDY | 0 x D14 D6 D6 SAS | D13 D5 D5 TCXRDY5 RDY5 x | D12 D4 D4 0 | D11 D3 D3 D3 C0 RDY3 X | D10 D2 D2 D2 0 RDY2 x | D9 D1 D1 O | FIFO8FLAG X D8 D0 D0 0 RDY0 X | 00000000 xxxxxxxx xxxxxxxx xxxxxxxx 000000 | RW W RW RW R Bbbrrrrr | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 | 1<br>3<br>1<br>1<br>1<br>1<br>1<br>1<br>2 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFFSTOP EP8GPIFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer | D15 D7 INTRDY | 0 x D14 D6 SAS | D13 D5 D5 TCXRDY5 RDY5 x | 0<br>x<br>D12<br>D4<br>D4 | D11 D3 D3 | 0 x D10 D2 D2 0 | D9 D1 D1 O | FIFO8FLAG x D8 D0 0 | 00000000 XXXXXXXX XXXXXXXX XXXXXXXX 000000 | RW W RW Bbbrrrrr | | E6EB<br>E6EC<br>E6F0<br>E6F1<br>E6F2<br>E6F3<br>E6F4<br>E6F5<br>E6F6<br>E740<br>E780 | 1 3 1 1 1 1 1 1 1 1 2 64 64 64 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFSTOP EP8GPIFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP0BUF | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S | D15 D7 INTRDY 0 x | 0 | D13 D5 D5 TCXRDY5 RDY5 x | D12 D4 D4 0 RDY4 x | 0 x D11 D3 D3 D3 D3 X D3 | 0 | D9 D1 D1 O RDY1 X | FIFO8FLAG x D8 D0 0 RDY0 x | 00000000 xxxxxxxx xxxxxxxx xxxxxxxx 000000 | RW W RW RW Bbbrrrrr | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E780 | 1 3 1 1 1 1 1 1 1 2 64 64 64 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFSTOP EP8GPIFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP0BUF EP10UTBUF | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-OUT buffer | 0 | 0 | D13 D5 D5 TCXRDY5 RDY5 x D5 D5 D5 | D12 D4 D4 0 RDY4 x D4 D4 | D11 D3 D3 D3 D3 D3 D3 | 0 x D10 D2 D2 D2 x D2 | D9 D1 D1 C C C C C C C C C C C C C C C C C | FIFO8FLAG x D8 D0 0 RDY0 x D0 D0 D0 D0 D0 | 00000000 XXXXXXXXX XXXXXXXXX XXXXXXXX | RW W RW Bbbrrrrr | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E780 | 1 3 1 1 1 1 1 1 1 2 64 64 64 2048 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFSTOP EP8GPIFFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATL XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP0BUF EP10UTBUF EP1INBUF | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-IN buffer EP1-IN buffer 64/1023-byte EP 2 / slave | 0 | 0 | D13 D5 D5 TCXRDY5 RDY5 x D5 D5 D5 | D12 D4 D4 0 RDY4 x D4 D4 | D11 D3 D3 D3 D3 D3 D3 | 0 x D10 D2 D2 D2 x D2 | D9 D1 D1 C C C C C C C C C C C C C C C C C | FIFO8FLAG x D8 D0 0 RDY0 x D0 D0 D0 D0 D0 | 00000000 XXXXXXXXX XXXXXXXXX XXXXXXXX | RW W RW RW Bbbrrrr R W RRW RRW RW RW | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E700 F000 | 1<br>3<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1023 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFSTOP EP8GPIFFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP1INBUF reserved EP2FIFOBUF | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-IN buffer EP1-IN buffer 64/1023-byte EP 2 / slave FIFO buffer (IN or OUT) | 0 | 0 | D13 D5 D5 TCXRDY5 RDY5 X D5 D5 D5 D5 D5 D5 D5 | D12 D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 D4 D4 | D11 D3 D3 D3 D3 D3 D3 D3 D3 | D10 D2 D2 0 RDY2 x D2 D2 D2 D2 D2 D2 D2 D2 D2 | D9 D1 D1 X X D1 D1 D1 D1 D1 D1 D1 D1 D1 | FIFO8FLAG x D8 D0 0 RDY0 x D0 D0 D0 D0 D0 D0 D0 | 00000000 XXXXXXXX XXXXXXXX XXXXXXXX 000000 | RW RW RW Bbbrrrrr R W RW RW RW RW RW RW RW | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E780 E7C0 | 1 3 1 1 1 1 1 1 1 2 64 64 64 2048 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFSTOP EP8GPIFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP0BUF EP10UTBUF EP1INBUF reserved | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-OUT buffer EP1-OUT buffer EP1-IN buffer 64/1023-byte EP 2 / slave FIFO buffer (IN or OUT) 64 byte EP 4 / slave FIFO | 0 | D14 D6 D6 SAS 0 X D16 D6 D6 D6 D6 D6 D6 D6 D6 D6 | D13 D5 D5 TCXRDY5 RDY5 X D5 D5 D5 D5 D5 D5 D5 D5 | D12 D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 D4 | D11 D3 D3 D3 D3 D3 D3 D3 | 0 x D10 D2 | D9 D1 D1 D1 X X D1 | FIFO8FLAG x D8 D0 0 RDY0 x D0 D0 D0 D0 D0 D0 D0 | 00000000 XXXXXXXX XXXXXXXX XXXXXXXX 000000 | RW W RW RW Bbbrrrrr R W RW RW RW RW RW RW | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E700 F000 | 1<br>3<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1023 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFSTOP EP8GPIFFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP1INBUF reserved EP2FIFOBUF | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-IN buffer EP1-IN buffer 64/1023-byte EP 2 / slave FIFO buffer (IN or OUT) | 0 | 0 | D13 D5 D5 TCXRDY5 RDY5 X D5 D5 D5 D5 D5 D5 D5 | D12 D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 D4 D4 | D11 D3 D3 D3 D3 D3 D3 D3 D3 | D10 D2 D2 0 RDY2 x D2 D2 D2 D2 D2 D2 D2 D2 D2 | D9 D1 D1 X X D1 D1 D1 D1 D1 D1 D1 D1 D1 | FIFO8FLAG x D8 D0 0 RDY0 x D0 D0 D0 D0 D0 D0 D0 | 00000000 XXXXXXXX XXXXXXXX XXXXXXXX 000000 | RW RW RW Bbbrrrrr R W RW RW RW RW RW RW RW | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E780 E7000 F400 | 1<br>3<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1023<br>64<br>64 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFSTOP EP8GPIFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATL XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP0BUF EP10UTBUF EP11NBUF reserved EP2FIFOBUF EP4FIFOBUF | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-OUT buffer EP1-IN buffer EP1-IN buffer (IN or OUT) 64 byte EP 4 / slave FIFO buffer (IN or OUT) 64/1023-byte EP 6 / slave 64/1023-byte EP 6 / slave 64/1023-byte EP 6 / slave 64/1023-byte EP 6 / slave | 0 | 0 | D13 D5 D5 TCXRDY5 RDY5 X D5 D5 D5 D5 D5 D5 D5 | D12 D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 D4 D4 | D11 D3 D3 D3 D3 D3 D3 D3 D3 | D10 D2 D2 0 RDY2 x D2 D2 D2 D2 D2 D2 D2 D2 D2 | D9 D1 D1 X X D1 D1 D1 D1 D1 D1 D1 D1 D1 | FIFO8FLAG x D8 D0 0 RDY0 x D0 D0 D0 D0 D0 D0 D0 | 00000000 XXXXXXXX XXXXXXXX XXXXXXXX 000000 | RW RW RW Bbbrrrrr R W RW RW RW RW RW RW RW | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E780 E700 F400 F600 F800 | 1 1 1 1 1 1 1 1 2 64 64 64 1023 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFSTOP EP8GPIFTRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP11NBUF reserved EP2FIFOBUF EP4FIFOBUF EP4FIFOBUF reserved EP6FIFOBUF | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-UT buffer EP1-IN buffer EP1-IN buffer (IN or OUT) 64 byte EP 4 / slave FIFO buffer (IN or OUT) 64/1023-byte EP 6 / slave FIFO buffer (IN or OUT) | 0 | 0 | D13 D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 D5 D5 D5 | D12 D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 D4 D4 | D11 D3 | D10 D2 | D9 D1 D1 D1 D1 D1 D1 D1 D1 | FIFO8FLAG x D8 D0 D0 RDY0 x D0 D0 D0 D0 D0 D0 D0 D0 D0 | 00000000 XXXXXXXXX XXXXXXXXX XXXXXXXX | RW W RW RW Bbbrrrrr R W RW | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 E6F4 E6F6 E740 E780 E7C0 F400 F400 | 1 1 1 1 1 1 1 1 2 64 64 64 1023 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFSTOP EP8GPIFFRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATL- NOX GPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP10UTBUF reserved EP2FIFOBUF reserved EP4FIFOBUF | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-OUT buffer EP1-OUT buffer EP1-IN buffer G4/1023-byte EP 2 / slave FIFO buffer (IN or OUT) 64/1023-byte EP 6 / slave FIFO buffer (IN or OUT) 64/1023-byte EP 8 / slave FIFO 64/1023-byte EP 8 / slave FIFO 64/1023-byte EP 8 / slave FIFO 64/1023-byte EP 8 / slave FIFO 64/1023-byte EP 8 / slave FIFO | 0 | 0 | D13 D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 D5 | D12 D4 D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 | D11 D3 D3 D3 D3 D3 D3 D3 D3 D3 | 0 x D10 D2 | D9 D1 D1 O RDY1 x D1 D1 D1 D1 D1 D1 D1 | FIFO8FLAG x D8 D0 D0 0 RDY0 x D0 D0 D0 D0 D0 D0 D0 D0 | 00000000 XXXXXXXX XXXXXXXX XXXXXXXX 000000 | RW W RW RW Bbbrrrrr R W RW RW RW RW RW RW RW | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 E6F4 E6F6 E740 E780 E700 F400 F400 F600 F800 FC00 | 1 3 1 1 1 1 1 1 1 1 2 6 4 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 6 4 6 4 1 0 2 3 6 6 4 6 4 1 0 2 3 6 6 4 6 4 1 0 2 3 6 6 4 6 4 1 0 2 3 6 6 4 6 4 1 0 2 3 6 6 4 6 6 4 1 0 2 3 6 6 4 6 6 4 1 0 2 3 6 6 4 6 6 4 1 0 2 3 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFSTOP EP8GPIFFRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATL- NOX GPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP10UTBUF EP10UTBUF EP2FIFOBUF EP4FIFOBUF reserved EP2FIFOBUF EP4FIFOBUF FESERVED EP8FIFOBUF EP8FIFOBUF EP8FIFOBUF | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-UT buffer EP1-IN buffer EP1-IN buffer (IN or OUT) 64 byte EP 4 / slave FIFO buffer (IN or OUT) 64/1023-byte EP 6 / slave FIFO buffer (IN or OUT) | 0 | 0 | D13 D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 D5 D5 D5 | D12 D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 D4 D4 | D11 D3 | D10 D2 | D9 D1 D1 D1 D1 D1 D1 D1 D1 | FIFO8FLAG x D8 D0 D0 RDY0 x D0 D0 D0 D0 D0 D0 D0 D0 D0 | 00000000 XXXXXXXXX XXXXXXXXX XXXXXXXX | RW W RW RW Bbbrrrrr R W RW | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 F7000 | 1 1 1 1 1 1 1 1 2 64 64 64 1023 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFLGSEL <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATL- XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP11NBUF reserved EP2FIFOBUF EP4FIFOBUF reserved EP6FIFOBUF reserved EP6FIFOBUF | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-IN buffer EP1-IN buffer (IN or OUT) 64 byte EP 4 / slave FIFO buffer (IN or OUT) 64/1023-byte EP 6 / slave FIFO buffer (IN or OUT) 64/1023-byte EP 6 / slave FIFO buffer (IN or OUT) 64/1023-byte EP 6 / slave FIFO buffer (IN or OUT) 64/1023-byte EP 6 / slave FIFO buffer (IN or OUT) 64 byte EP 8 / slave FIFO buffer (IN or OUT) | 0 | 0 | D13 D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 D5 D5 D5 | D12 D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 D4 D4 | D11 D3 | D10 D2 | D9 D1 D1 D1 D1 D1 D1 D1 D1 | FIFO8FLAG x D8 D0 D0 0 RDY0 x D0 D0 D0 D0 D0 D0 D0 D0 D0 | 00000000 XXXXXXXX XXXXXXXX XXXXXXXX 000000 | RW RW RW RW Bbbrrrrr R W RW RW RW RW RW RW RW | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 E6F4 E6F6 E740 E780 E700 F400 F400 F600 F800 FC00 | 1 3 1 1 1 1 1 1 1 1 2 6 4 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 6 4 6 4 1 0 2 3 6 6 4 6 4 1 0 2 3 6 6 4 6 4 1 0 2 3 6 6 4 6 4 1 0 2 3 6 6 4 6 4 1 0 2 3 6 6 4 6 6 4 1 0 2 3 6 6 4 6 6 4 1 0 2 3 6 6 4 6 6 4 1 0 2 3 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFSTOP EP8GPIFFRIG <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATL- NOX GPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP10UTBUF EP10UTBUF EP2FIFOBUF EP4FIFOBUF reserved EP2FIFOBUF EP4FIFOBUF FESERVED EP8FIFOBUF EP8FIFOBUF EP8FIFOBUF | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-IN buffer EP1-IN buffer (IN or OUT) 64 byte EP 4 / slave FIFO buffer (IN or OUT) 64/1023-byte EP 6 / slave FIFO buffer (IN or OUT) 64/1023-byte EP 6 / slave FIFO buffer (IN or OUT) 64/1023-byte EP 6 / slave FIFO buffer (IN or OUT) 64/1023-byte EP 6 / slave FIFO buffer (IN or OUT) 64 byte EP 8 / slave FIFO buffer (IN or OUT) | 0 | 0 | D13 D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 D5 D5 D5 | D12 D4 D4 0 RDY4 x D4 | D11 D3 | D10 D2 D2 0 RDY2 x D2 | D9 D1 D1 D1 D1 D1 D1 D1 D1 D1 | FIFO8FLAG x D8 D0 D0 RDY0 x D0 D0 D0 D0 D0 D0 D0 D0 D0 | 00000000 XXXXXXXX XXXXXXXX XXXXXXXX 000000 | RW W RW RW Bbbrrrrr R W RW | | E6EB E6EC E6F0 E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 F7000 | 1 3 1 1 1 1 1 1 1 1 2 6 4 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 4 6 4 1 0 2 3 6 6 4 6 4 1 0 2 3 6 6 4 6 4 1 0 2 3 6 6 4 6 4 1 0 2 3 6 6 4 6 4 1 0 2 3 6 6 4 6 4 1 0 2 3 6 6 4 6 6 4 1 0 2 3 6 6 4 6 6 4 1 0 2 3 6 6 4 6 6 4 1 0 2 3 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 | reserved EP8GPIFFLGSEL <sup>[9]</sup> EP8GPIFFLGSEL <sup>[9]</sup> reserved XGPIFSGLDATH XGPIFSGLDATL- XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP11NBUF reserved EP2FIFOBUF EP4FIFOBUF reserved EP6FIFOBUF reserved EP6FIFOBUF | select Endpoint 8 GPIF stop transaction on prog. flag Endpoint 8 GPIF Trigger GPIF Data H (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-UT buffer EP1-UT buffer EP1-IN buffer 64/1023-byte EP 2 / slave FIFO buffer (IN or OUT) 64 byte EP 4 / slave FIFO buffer (IN or OUT) 64 byte EP 8 / slave FIFO buffer (IN or OUT) 64 byte EP 8 / slave FIFO buffer (IN or OUT) | 0 | 0 | D13 D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 D5 D5 D5 | D12 D4 D4 0 RDY4 x D4 | D11 D3 | D10 D2 D2 0 RDY2 x D2 | D9 D1 D1 D1 D1 D1 D1 D1 D1 D1 | FIFO8FLAG x D8 D0 D0 0 RDY0 x D0 D0 D0 D0 D0 D0 D0 D0 D0 | 00000000 XXXXXXXX XXXXXXXX XXXXXXXX 000000 | RW RW RW RW Bbbrrrrr R W RW RW RW RW RW RW RW | Table 6-1. FX1 Register Summary (continued) | | | | • ` | | | | | | | | | | | |----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------|--------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------| | Hex | Size | Name | Description | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | | 81 | 1 | SP | Stack Pointer | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000111 | RW | | | - | | | | - | _ | | | | | - | | | | 82 | 1 | DPL0 | Data Pointer 0 L | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | 00000000 | RW | | 83 | 1 | DPH0 | Data Pointer 0 H | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | 00000000 | RW | | 84 | 1 | DPL1 <sup>[10]</sup> | Data Pointer 1 L | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | 00000000 | RW | | 85 | 1 | DPH1 <sup>[10]</sup> | Data Pointer 1 H | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | 00000000 | RW | | 86 | 1 | DPS <sup>[10]</sup> | Data Pointer 0/1 select | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SEL | 00000000 | RW | | | , | - | | SMOD0 | • | 4 | 4 | 0 | 0 | | IDLE | | RW | | 87 | 1 | PCON | Power Control | | x | 1 | 1 | х | х | х | | 00110000 | | | 88 | 1 | TCON | Timer/Counter Control | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | 00000000 | RW | | | | | (bit addressable) | | | | | | | | | | | | 89 | 1 | TMOD | Timer/Counter Mode<br>Control | GATE | CT | M1 | MO | GATE | CT | M1 | MO | 00000000 | RW | | | | | | | | | | | | | | | | | 8A | 1 | TL0 | Timer 0 reload L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | RW | | 8B | 1 | TL1 | Timer 1 reload L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | 8C | 1 | TH0 | Timer 0 reload H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | 00000000 | RW | | 8D | 1 | TH1 | Timer 1 reload H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | 00000000 | RW | | 8E | 1 | CKCON <sup>[10]</sup> | Clock Control | v | y | T2M | T1M | TOM | MD2 | MD1 | MD0 | | RW | | | 1 | | Clock Control | X | Х | I ZIVI | I IIVI | TOIVI | IVID2 | וטוטו | MDO | 00000001 | RVV | | 8F | 1 | reserved | | | | | | | | | | | | | 90 | 1 | IOB <sup>[10]</sup> | Port B (bit addressable) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxx | RW | | 91 | 1 | EXIF <sup>[10]</sup> | External Interrupt Flag(s) | IE5 | IE4 | I2CINT | USBNT | 1 | 0 | 0 | 0 | 00001000 | RW | | 92 | 1 | MPAGE <sup>[10]</sup> | Upper Addr Byte of MOVX | | A14 | A13 | A12 | A11 | A10 | A9 | A8 | 00000000 | | | J_ | ľ | / 102- | using @R0 / @R1 | , | , , , , , | , | | ľ · · · · | | | | 3000000 | ` ` ` ' | | 93 | 5 | reserved | J = 1. U | | <del> </del> | <del> </del> | <del> </del> | <b>-</b> | <del> </del> | | | <b> </b> | <b> </b> | | | - | | 0 : 10 | 0140 0 | 0144 0 | 0140.0 | DEN 0 | TD0 0 | DD0 0 | T. 0 | DI O | | DIM | | 98 | 1 | SCON0 | Serial Port 0 Control (bit addressable) | SM0_0 | SM1_0 | SM2_0 | REN_0 | TB8_0 | RB8_0 | TI_0 | RI_0 | 00000000 | KW | | | | | , | | | | | | | | | | | | 99 | 1 | SBUF0 | Serial Port 0 Data Buffer | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | | | 9A | 1 | AUTOPTRH1 <sup>[10]</sup> | Autopointer 1 Address H | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | 00000000 | RW | | 9B | 1 | AUTOPTRL1 <sup>[10]</sup> | Autopointer 1 Address L | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | 00000000 | RW | | 9C | 1 | reserved | | | | | | | | | | | | | 9D | 1 | AUTOPTRH2 <sup>[10]</sup> | Autopointer 2 Address H | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | 00000000 | DW | | | <u> </u> | | | | | _ | | | - | - | | | | | 9E | 1 | AUTOPTRL2 <sup>[10]</sup> | Autopointer 2 Address L | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | 00000000 | RW | | 9F | 1 | reserved | | | | | | | | | | | | | A0 | 1 | IOC <sup>[10]</sup> | Port C (bit addressable) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXXX | RW | | A1 | 1 | INT2CLR <sup>[10]</sup> | Interrupt 2 clear | x | x | × | ~ | v | v | ~ | v | xxxxxxxx | W | | | , | | | ^ | ^ | ^ | ^ | ^ | ^ | ^ | ^ | | | | A2 | 1 | INT4CLR <sup>[10]</sup> | Interrupt 4 clear | х | х | х | х | x | х | х | х | XXXXXXX | W | | A3 | 5 | reserved | | | | | | | | | | | | | A8 | 1 | IE | Interrupt Enable | EA | ES1 | ET2 | ES0 | ET1 | EX1 | ET0 | EX0 | 00000000 | RW | | | | | (bit addressable) | | | | | | | | | | | | A9 | 1 | reserved | | | | | | | | | | | | | AA | 1 | EP2468STAT <sup>[10]</sup> | Endpoint 2,4,6,8 status | EP8F | EP8E | EP6F | EP6E | EP4F | EP4E | EP2F | EP2E | 01011010 | R | | | | | flags | | | | | | | | | | | | AB | 1 | EP24FIFOFLGS | | | | | | | | | | | D | | | | | Endpoint 2.4 slave FIFO | 0 | EP4PF | EP4EF | EP4FF | 0 | EP2PF | EP2EF | EP2FF | 00100010 | I N | | AC | | [] | Endpoint 2,4 slave FIFO status flags | 0 | EP4PF | EP4EF | EP4FF | 0 | EP2PF | EP2EF | EP2FF | 00100010 | I. | | | 1 | [] | status flags | 0 | | | | | | | | | | | | 1 | EP68FIFOFLGS | | 0 | EP4PF<br>EP8PF | EP4EF<br>EP8EF | EP4FF<br>EP8FF | 0 | EP2PF<br>EP6PF | EP2EF<br>EP6EF | EP2FF<br>EP6FF | 00100010<br>01100110 | | | AD | 2 | EP68FIFOFLGS | status flags<br>Endpoint 6,8 slave FIFO | 0 | | | | | | | | | | | AD<br>AE | 2 | EP68FIFOFLGS [10] reserved | status flags<br>Endpoint 6,8 slave FIFO<br>status flags | | EP8PF | EP8EF | EP8FF | 0 | EP6PF | EP6EF | EP6FF | 01100110 | R | | AF | 1<br>2<br>1 | EP68FIFOFLGS [10] reserved AUTOPTRSETUP[10] | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup | 0 | EP8PF<br>0 | EP8EF | EP8FF<br>0 | 0 | EP6PF APTR2INC | EP6EF<br>APTR1INC | EP6FF<br>APTREN | 01100110 | R<br>RW | | AF<br>B0 | 1<br>2<br>1 | EP68FIFOFLGS [10] reserved AUTOPTRSETUP[10] [OD[10] | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) | | EP8PF<br>0<br>D6 | EP8EF<br>0<br>D5 | EP8FF<br>0<br>D4 | 0<br>0<br>0<br>D3 | EP6PF APTR2INC D2 | EP6EF APTR1INC D1 | EP6FF APTREN D0 | 01100110 | R | | AF | 1<br>2<br>1<br>1 | EP68FIFOFLGS [10] reserved AUTOPTRSETUP[10] | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E | 0 | EP8PF<br>0 | EP8EF | EP8FF<br>0 | 0 | EP6PF APTR2INC | EP6EF<br>APTR1INC | EP6FF<br>APTREN | 01100110 | R<br>RW | | AF<br>B0<br>B1 | 1<br>2<br>1<br>1 | EP68FIFOFLGS [10] reserved AUTOPTRSETUP[10] IOD[10] IOE[10] | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) | 0<br>D7<br>D7 | D6 | D5 | D4 | 0<br>0<br>D3 | EP6PF APTR2INC D2 D2 | EP6EF APTR1INC D1 D1 | EP6FF APTREN D0 D0 | 01100110<br>00000110<br>xxxxxxx<br>xxxxxx | RW<br>RW<br>RW | | AF<br>B0 | 1<br>2<br>1<br>1<br>1 | reserved AUTOPTRSETUP <sup>[10]</sup> IOD <sup>[10]</sup> IOE <sup>[10]</sup> OEA <sup>[10]</sup> | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E | 0<br>D7 | EP8PF<br>0<br>D6 | EP8EF<br>0<br>D5 | EP8FF<br>0<br>D4 | 0<br>0<br>0<br>D3 | EP6PF APTR2INC D2 | EP6EF APTR1INC D1 | EP6FF APTREN D0 | 01100110<br>00000110<br>xxxxxxx | RW<br>RW<br>RW | | AF<br>B0<br>B1 | 1<br>2<br>1<br>1<br>1<br>1 | EP68FIFOFLGS [10] reserved AUTOPTRSETUP[10] IOD[10] IOE[10] | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) | 0<br>D7<br>D7 | D6 | D5 | D4 | 0<br>0<br>D3 | EP6PF APTR2INC D2 D2 | EP6EF APTR1INC D1 D1 D1 | EP6FF APTREN D0 D0 | 01100110<br>00000110<br>xxxxxxx<br>xxxxxx | RW<br>RW<br>RW | | AF<br>B0<br>B1<br>B2<br>B3 | 1<br>2<br>1<br>1<br>1<br>1<br>1 | reserved AUTOPTRSETUP <sup>[10]</sup> IOD <sup>[10]</sup> IOE <sup>[10]</sup> OEA <sup>[10]</sup> OEB <sup>[10]</sup> | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E ((NOT bit addressable) Port A Output Enable Port B Output Enable | 0<br>D7<br>D7<br>D7 | D6 D6 D6 | D5 D5 D5 D5 D5 | D4 D4 D4 | 0<br>D3<br>D3<br>D3 | EP6PF APTR2INC D2 D2 D2 D2 D2 | EP6EF APTR1INC D1 D1 D1 D1 | EP6FF APTREN D0 D0 D0 D0 | 01100110<br>00000110<br>xxxxxxx<br>xxxxxxx<br>00000000 | RW<br>RW<br>RW<br>RW | | B0<br>B1<br>B2<br>B3<br>B4 | 1<br>2<br>1<br>1<br>1<br>1<br>1 | reserved AUTOPTRSETUP <sup>[10]</sup> IOE <sup>[10]</sup> OEA <sup>[10]</sup> OEB <sup>[10]</sup> OEC <sup>[10]</sup> | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port B Output Enable Port C Output Enable | 0<br>D7<br>D7<br>D7<br>D7 | EP8PF 0 D6 D6 D6 D6 D6 D6 | EP8EF 0 D5 D5 D5 D5 D5 D5 | D4 D4 D4 D4 | 0<br>D3<br>D3<br>D3<br>D3 | EP6PF APTR2INC D2 D2 D2 D2 D2 D2 | EP6EF APTR1INC D1 D1 D1 D1 D1 | EP6FF APTREN D0 D0 D0 D0 D0 D0 | 01100110<br>00000110<br>xxxxxxx<br>xxxxxxx<br>00000000 | RW<br>RW<br>RW<br>RW<br>RW | | B1<br>B2<br>B3<br>B4<br>B5 | 1<br>2<br>1<br>1<br>1<br>1<br>1<br>1 | FP68FIFOFLGS | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port B Output Enable Port C Output Enable Port D Output Enable | 0<br>D7<br>D7<br>D7<br>D7<br>D7 | EP8PF 0 D6 D6 D6 D6 D6 D6 D6 D6 | D5 D5 D5 D5 D5 D5 D5 | D4 D4 D4 D4 D4 | 0<br>D3<br>D3<br>D3<br>D3<br>D3 | EP6PF APTR2INC D2 D2 D2 D2 D2 D2 D2 D2 D2 | EP6EF APTR1INC D1 D1 D1 D1 D1 D1 D1 | EP6FF APTREN D0 D0 D0 D0 D0 D0 D0 | 01100110<br>00000110<br>xxxxxxxx<br>xxxxxxxx<br>00000000<br>00000000 | RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW | | AF<br>B0<br>B1<br>B2<br>B3<br>B4<br>B5<br>B6 | 1<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | reserved AUTOPTRSETUP <sup>[10]</sup> IOE <sup>[10]</sup> OEA <sup>[10]</sup> OEB <sup>[10]</sup> OEC <sup>[10]</sup> | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port B Output Enable Port C Output Enable | 0<br>D7<br>D7<br>D7<br>D7 | EP8PF 0 D6 D6 D6 D6 D6 D6 | EP8EF 0 D5 D5 D5 D5 D5 D5 | D4 D4 D4 D4 | 0<br>D3<br>D3<br>D3<br>D3 | EP6PF APTR2INC D2 D2 D2 D2 D2 D2 | EP6EF APTR1INC D1 D1 D1 D1 D1 | EP6FF APTREN D0 D0 D0 D0 D0 D0 | 01100110<br>00000110<br>xxxxxxx<br>xxxxxxx<br>00000000 | RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW | | B1<br>B2<br>B3<br>B4<br>B5 | 1<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | FP68FIFOFLGS | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port B Output Enable Port C Output Enable Port D Output Enable | 0<br>D7<br>D7<br>D7<br>D7<br>D7 | EP8PF 0 D6 D6 D6 D6 D6 D6 D6 D6 | D5 D5 D5 D5 D5 D5 D5 | D4 D4 D4 D4 D4 | 0<br>D3<br>D3<br>D3<br>D3<br>D3 | EP6PF APTR2INC D2 D2 D2 D2 D2 D2 D2 D2 D2 | EP6EF APTR1INC D1 D1 D1 D1 D1 D1 D1 | EP6FF APTREN D0 D0 D0 D0 D0 D0 D0 | 01100110<br>00000110<br>xxxxxxxx<br>xxxxxxxx<br>00000000<br>00000000 | RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW | | AF<br>B0<br>B1<br>B2<br>B3<br>B4<br>B5<br>B6 | 1<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | FP68FIFOFLGS | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port B Output Enable Port C Output Enable Port D Output Enable Port E Output Enable | 0<br>D7<br>D7<br>D7<br>D7<br>D7 | EP8PF 0 D6 D6 D6 D6 D6 D6 D6 D6 | D5 D5 D5 D5 D5 D5 D5 | D4 D4 D4 D4 D4 | 0<br>D3<br>D3<br>D3<br>D3<br>D3 | EP6PF APTR2INC D2 D2 D2 D2 D2 D2 D2 D2 D2 | EP6EF APTR1INC D1 D1 D1 D1 D1 D1 D1 | EP6FF APTREN D0 D0 D0 D0 D0 D0 D0 | 01100110<br>00000110<br>xxxxxxxx<br>xxxxxxxx<br>00000000<br>00000000 | RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW | | AF<br>B0<br>B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B7 | 1<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | FP68FIFOFLGS | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port B Output Enable Port C Output Enable Port D Output Enable | 0<br>D7<br>D7<br>D7<br>D7<br>D7 | D6 D | D5 D | D4 | 0<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3 | EP6PF APTR2INC D2 | EP6EF APTR1INC D1 D1 D1 D1 D1 D1 D1 D1 D1 | EP6FF APTREN D0 D0 D0 D0 D0 D0 D0 D0 D0 | 01100110<br>00000110<br>xxxxxxxx<br>xxxxxxxxx<br>00000000<br>00000000 | RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW | | B2<br>B3<br>B4<br>B5<br>B6<br>B7<br>B8 | 1<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | FP68FIFOFLGS | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port B Output Enable Port C Output Enable Port C Output Enable Port E Output Enable Interrupt Priority (bit ad- | 0<br>D7<br>D7<br>D7<br>D7<br>D7 | D6 D | D5 D | D4 | 0<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3 | EP6PF APTR2INC D2 | EP6EF APTR1INC D1 D1 D1 D1 D1 D1 D1 D1 D1 | EP6FF APTREN D0 D0 D0 D0 D0 D0 D0 D0 D0 | 01100110<br>00000110<br>xxxxxxxx<br>xxxxxxxxx<br>00000000<br>00000000 | RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW | | B2<br>B3<br>B4<br>B5<br>B6<br>B7<br>B8 | 1 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | Post | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port D Output Enable Port D Output Enable Port D Output Enable Port E Output Enable Interrupt Priority (bit addressable) | 0<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7 | D6 D | D5 D | D4 D | 0<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3 | EP6PF APTR2INC D2 D2 D2 D2 D2 D2 D2 D2 D2 PX1 | EP6EF APTR1INC D1 D1 D1 D1 D1 D1 D1 D1 PT0 | APTREN D0 D0 D0 D0 D0 D0 D0 D0 PX0 | 01100110<br>00000110<br>xxxxxxxx<br>xxxxxxxx<br>00000000 | RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW | | B2<br>B3<br>B4<br>B5<br>B6<br>B7<br>B8 | 1 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | P68FIFOFLGS | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port B Output Enable Port C Output Enable Port C Output Enable Port E Output Enable Interrupt Priority (bit ad- | 0<br>D7<br>D7<br>D7<br>D7<br>D7 | D6 D | D5 D | D4 | 0<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3 | EP6PF APTR2INC D2 | EP6EF APTR1INC D1 D1 D1 D1 D1 D1 D1 D1 D1 | APTREN D0 D0 D0 D0 D0 D0 D0 D0 PX0 | 01100110<br>00000110<br>xxxxxxxx<br>xxxxxxxxx<br>00000000<br>00000000 | RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW | | B2<br>B3<br>B4<br>B5<br>B6<br>B7<br>B8<br>B9<br>BA | 1 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | FP68FIFOFLGS | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port B Output Enable Port D Output Enable Port D Output Enable Port D Output Enable Interrupt Priority (bit addressable) Endpoint 0&1 Status | 0<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7 | D6 D | D5 D | D4 D | 0<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3 | EP6PF APTR2INC D2 D2 D2 D2 D2 D2 D2 D2 PX1 EP1INBSY | EP6EF APTR1INC D1 D1 D1 D1 D1 D1 D1 D1 PT0 EP10UTBS | EP6FF APTREN D0 D0 D0 D0 D0 D0 D0 D0 PX0 EP0BSY | 01100110<br>00000110<br>xxxxxxxx<br>xxxxxxxx<br>00000000 | RWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRW | | B2<br>B3<br>B4<br>B5<br>B6<br>B7<br>B8 | 1 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | Post | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port B Output Enable Port D Output Enable Port D Output Enable Port D Output Enable Interrupt Priority (bit addressable) Endpoint 0&1 Status | 0<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7 | D6 D | D5 D | D4 D | 0<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3 | EP6PF APTR2INC D2 D2 D2 D2 D2 D2 D2 D2 D2 PX1 | EP6EF APTR1INC D1 D1 D1 D1 D1 D1 D1 D1 PT0 | APTREN D0 D0 D0 D0 D0 D0 D0 D0 PX0 | 01100110<br>00000110<br>xxxxxxxx<br>xxxxxxxx<br>00000000 | RWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRW | | B2<br>B3<br>B4<br>B5<br>B6<br>B7<br>B8<br>B9<br>BA | 1 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | reserved AUTOPTRSETUP[10] IOE[10] OEA[10] OEB[10] OEC[10] OED[10] OED[10] OEE[10] OEE[10] OEE[10] OEE[10] GESERVED IP reserved EP01STAT[10] GPIFTRIG[10][9] | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port D Output Enable Port D Output Enable Port D Output Enable Port E Output Enable Interrupt Priority (bit addressable) | 0<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7 | D6 D | D5 D | D4 D | 0<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3 | EP6PF APTR2INC D2 D2 D2 D2 D2 D2 D2 D2 PX1 EP1INBSY | EP6EF APTR1INC D1 D1 D1 D1 D1 D1 D1 D1 PT0 EP10UTBS | EP6FF APTREN D0 D0 D0 D0 D0 D0 D0 D0 PX0 EP0BSY | 01100110<br>00000110<br>xxxxxxxx<br>xxxxxxxx<br>00000000 | RWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRW | | B2<br>B3<br>B4<br>B5<br>B6<br>B7<br>B8<br>B9<br>BA<br>BB | 1 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | Poserved | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port Output Enable Port D Output Enable Port D Output Enable Port E Output Enable Interrupt Priority (bit addressable) Endpoint 0&1 Status Endpoint 0&1 Status Endpoint 2,4,6,8 GPIF slave FIFO Trigger | 0<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7 | D6 D | D5 D | D4 D | 0<br>0<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3 | EP6PF APTR2INC D2 D2 D2 D2 D2 D2 D2 D2 PX1 EP1INBSY | EP6EF APTR1INC D1 D1 D1 D1 D1 D1 D1 PT0 EP10UTBS Y | EP6FF APTREN D0 D0 D0 D0 D0 D0 D0 PX0 EP0BSY | 01100110<br>00000110<br>xxxxxxxx<br>xxxxxxxx<br>00000000 | R RW | | B2<br>B3<br>B4<br>B5<br>B6<br>B7<br>B8<br>B9<br>BA | 1 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | reserved AUTOPTRSETUP[10] IOE[10] OEA[10] OEB[10] OEC[10] OED[10] OED[10] OEE[10] OEE[10] OEE[10] OEE[10] GESERVED IP reserved EP01STAT[10] GPIFTRIG[10][9] | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E ((NOT bit addressable) Port A Output Enable Port D Output Enable Port D Output Enable Port E Output Enable Port E Output Enable Port E Output Enable Port B Output Enable Port E Output Enable Fort E Output Enable Company (Interrupt Priority (bit addressable) Endpoint 0&1 Status Endpoint 2,4,6,8 GPIF slave FIFO Trigger GPIF Data H (16-bit mode | 0<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7 | D6 D | D5 D | D4 D | 0<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3 | EP6PF APTR2INC D2 D2 D2 D2 D2 D2 D2 D2 PX1 EP1INBSY | EP6EF APTR1INC D1 D1 D1 D1 D1 D1 D1 D1 PT0 EP10UTBS | EP6FF APTREN D0 D0 D0 D0 D0 D0 D0 D0 PX0 EP0BSY | 01100110<br>00000110<br>xxxxxxxx<br>xxxxxxxx<br>00000000 | RWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRW | | B2 B3 B4 B5 B6 B7 B8 BB | 1 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | reserved AUTOPTRSETUP[10] IOD[10] IOE[10] OEA[10] OEC[10] OEC[10] OED[10] OED[ | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port B Output Enable Port D Output Enable Port D Output Enable Port E Output Enable Endpoint O&1 Status Endpoint 0&1 Status Endpoint 2,4,6,8 GPIF slave FIFO Trigger GPIF Data H (16-bit mode only) | 0<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7 | D6 D | D5 D | D4 D | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | EP6PF APTR2INC D2 D2 D2 D2 D2 D2 D2 D2 D2 PX1 EP1INBSY RW | EP6EF APTR1INC D1 D1 D1 D1 D1 D1 D1 PT0 EP10UTBS Y EP1 D9 | EP6FF APTREN D0 D0 D0 D0 D0 D0 D0 D0 PX0 EP0BSY EP0 D8 | 01100110 00000110 XXXXXXXX XXXXXXXX 00000000 | RWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRW | | B1 B2 B3 B4 B5 B6 B7 BA BB BC BD BE | 1 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | reserved AUTOPTRSETUP[10] IOE[10] OEA[10] OEB[10] OEC[10] OED[10] OED[ | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port D Output Enable Port D Output Enable Port D Output Enable Port E Output Enable Port E Output Enable Port D Output Enable Endpoint 0.41 Status Endpoint 0.41 Status Endpoint 2,4,6,8 GPIF slave FIFO Trigger GPIF Data H (16-bit mode only) GPIF Data L w/ Trigger | 0<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>1 | D6 D | D5 D | D4 D | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | EP6PF APTR2INC D2 | EP6EF APTR1INC D1 | EP6FF APTREN D0 D0 D0 D0 D0 D0 D0 D0 EP0BSY EP0 D8 | 01100110 00000110 XXXXXXXX XXXXXXXX 00000000 | RWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRW | | B2 B3 B4 B5 B6 B7 B8 BB | 1<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | reserved AUTOPTRSETUP[10] IOE[10] OEA[10] OEB[10] OEC[10] OED[10] OED[ | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port B Output Enable Port D Output Enable Port D Output Enable Port E Output Enable Endpoint O&1 Status Endpoint 0&1 Status Endpoint 2,4,6,8 GPIF slave FIFO Trigger GPIF Data H (16-bit mode only) | 0<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>1 | D6 D | D5 D | D4 D | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | EP6PF APTR2INC D2 D2 D2 D2 D2 D2 D2 D2 D2 PX1 EP1INBSY RW | EP6EF APTR1INC D1 D1 D1 D1 D1 D1 D1 PT0 EP10UTBS Y EP1 D9 | EP6FF APTREN D0 D0 D0 D0 D0 D0 D0 D0 PX0 EP0BSY EP0 D8 | 01100110 00000110 XXXXXXXX XXXXXXXX 00000000 | RWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRW | | AF<br>B0<br>B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B7<br>B8<br>B9<br>BA<br>BB<br>BB<br>BB<br>BB<br>BB<br>BB | 1<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | reserved AUTOPTRSETUP[10] IOE[10] OEA[10] OEC[10] OEC[10] OEC[10] OEC[10] OEC[10] OEC[10] OEC[10] OFE[10] reserved IP reserved EP01STAT[10] GPIFTRIG[10][9] reserved GPIFSGLDATLX[10] GPIFSGLDAT LNOX[10] | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E ((NOT bit addressable) Port B Output Enable Port D Output Enable Port D Output Enable Port D Output Enable Port E Output Enable Port E Output Enable Port D Triority (bit addressable) Endpoint 0&1 Status Endpoint 2,4,6,8 GPIF slave FIFO Trigger GPIF Data H (16-bit mode only) GPIF Data L w/ Trigger GPIF Data L w/ No Trigger | 0<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7 | D6 D | D5 D5 D5 D5 D5 D5 D5 D6 D7 | D4 D | 0<br>0<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3 | EP6PF APTR2INC D2 | EP6EF APTR1INC D1 D1 D1 D1 D1 D1 D1 PT0 EP10UTBS Y EP1 D9 D1 D1 D1 | EP6FF APTREN D0 D0 D0 D0 D0 D0 D0 PX0 EP0BSY EP0 D0 D0 D0 D0 | 01100110 00000110 XXXXXXXXX XXXXXXXX 00000000 | R RW | | B1 B2 B3 B4 B5 B6 B7 BA BB BC BD BE | 1<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | reserved AUTOPTRSETUP[10] IOE[10] OEA[10] OEB[10] OEC[10] OED[10] OED[ | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port D Output Enable Port D Output Enable Port E Output Enable Port E Output Enable Port D Output Enable Port E Output Enable Port E Output Enable Fort D Output Enable Company Endpoint 0&1 Status Endpoint 0&1 Status Endpoint 2,4,6,8 GPIF slave FIFO Trigger GPIF Data H (16-bit mode only) GPIF Data L w/ Trigger GPIF Data L w/ No Trigger Serial Port 1 Control (bit | 0<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>1 | D6 D | D5 D | D12 D4 D4 D4 D4 D4 D4 D4 D4 D4 D | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | EP6PF APTR2INC D2 | EP6EF APTR1INC D1 | EP6FF APTREN D0 D0 D0 D0 D0 D0 D0 D0 EP0BSY EP0 D8 | 01100110 00000110 XXXXXXXX XXXXXXXX 00000000 | R RW | | AF<br>B0<br>B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B7<br>B8<br>B9<br>BA<br>BB<br>BB<br>BB<br>BB<br>BB<br>BB | 1 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | reserved AUTOPTRSETUP[10] IOE[10] IOE[10] OEA[10] OEB[10] OEC[10] OED[10] OED[ | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port B Output Enable Port C Output Enable Port C Output Enable Port E Output Enable Port E Output Enable Port D Output Enable Port D Output Enable Interrupt Priority (bit addressable) Endpoint 0&1 Status Endpoint 2,4,6,8 GPIF slave FIFO Trigger GPIF Data H (16-bit mode only) GPIF Data L w/ Trigger GPIF Data L w/ No Trigger Serial Port 1 Control (bit addressable) | 0<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>1<br>1<br>0<br>DONE | D14 D6 D6 D7 D8 | D13 D5 | D12 D4 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | EP6PF APTR2INC D2 | EP6EF APTR1INC D1 | EP6FF APTREN D0 D0 D0 D0 D0 D0 D0 D0 PX0 EP0BSY EP0 D8 D0 D0 RI_1 | 001100110 00000110 XXXXXXXX 00000000 00000000 | RWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRW | | AF<br>B0<br>B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B7<br>B8<br>B9<br>BA<br>BB<br>BB<br>BB<br>BB<br>BB<br>BB | 1 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | reserved AUTOPTRSETUP[10] IOE[10] OEA[10] OEC[10] OEC[10] OEC[10] OEC[10] OEC[10] OEC[10] OEC[10] OFE[10] reserved IP reserved EP01STAT[10] GPIFTRIG[10][9] reserved GPIFSGLDATLX[10] GPIFSGLDAT LNOX[10] | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port D Output Enable Port D Output Enable Port E Output Enable Port E Output Enable Port D Output Enable Port E Output Enable Port E Output Enable Fort D Output Enable Company Endpoint 0&1 Status Endpoint 0&1 Status Endpoint 2,4,6,8 GPIF slave FIFO Trigger GPIF Data H (16-bit mode only) GPIF Data L w/ Trigger GPIF Data L w/ No Trigger Serial Port 1 Control (bit | 0<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>1<br>1<br>0<br>DONE | D6 D | D5 D5 D5 D5 D5 D5 D5 D6 D7 | D4 D | 0<br>0<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3<br>D3 | EP6PF APTR2INC D2 | EP6EF APTR1INC D1 D1 D1 D1 D1 D1 D1 PT0 EP10UTBS Y EP1 D9 D1 D1 D1 | EP6FF APTREN D0 D0 D0 D0 D0 D0 D0 PX0 EP0BSY EP0 D0 D0 D0 D0 | 01100110 00000110 XXXXXXXXX XXXXXXXX 00000000 | RWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRW | | AF<br>B0<br>B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B7<br>B8<br>B9<br>BA<br>BB<br>BC<br>BD | 1 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | reserved AUTOPTRSETUP[10] IOE[10] IOE[10] OEA[10] OEB[10] OEC[10] OED[10] OED[ | status flags Endpoint 6,8 slave FIFO status flags Autopointer 1&2 setup Port D (bit addressable) Port E (NOT bit addressable) Port A Output Enable Port B Output Enable Port C Output Enable Port C Output Enable Port E Output Enable Port E Output Enable Port D Output Enable Port D Output Enable Interrupt Priority (bit addressable) Endpoint 0&1 Status Endpoint 2,4,6,8 GPIF slave FIFO Trigger GPIF Data H (16-bit mode only) GPIF Data L w/ Trigger GPIF Data L w/ No Trigger Serial Port 1 Control (bit addressable) | 0<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>1<br>1<br>0<br>DONE | D14 D6 D6 D7 D8 | D13 D5 | D12 D4 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | EP6PF APTR2INC D2 | EP6EF APTR1INC D1 | EP6FF APTREN D0 D0 D0 D0 D0 D0 D0 D0 PX0 EP0BSY EP0 D8 D0 D0 RI_1 | 001100110 00000110 XXXXXXXX 00000000 00000000 | RWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRWRW | Notes: <sup>11.</sup> If no EEPROM is detected by the SIE then the default is 00000000. # Table 6-1. FX1 Register Summary (continued) | Hex | Size | Name | Description | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | |-----|------|-----------------------|--------------------------------------------------|-------|------|-------|------|-------|-----|-------------------|-------|----------|--------| | C8 | 1 | T2CON | Timer/Counter 2 Control (bit addressable) | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | CT2 | CPRL2 | 00000000 | RW | | C9 | 1 | reserved | | | | | | | | | | | | | CA | 1 | RCAP2L | Capture for Timer 2, auto-<br>reload, up-counter | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | СВ | 1 | RCAP2H | Capture for Timer 2, auto-<br>reload, up-counter | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | CC | 1 | TL2 | Timer 2 reload L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | CD | 1 | TH2 | Timer 2 reload H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | 00000000 | RW | | CE | 2 | reserved | | | | | | | | | | | | | D0 | 1 | PSW | Program Status Word (bit addressable) | CY | AC | F0 | RS1 | RS0 | OV | F1 | Р | 00000000 | RW | | D1 | 7 | reserved | | | | | | | | | | | | | D8 | 1 | EICON <sup>[10]</sup> | External Interrupt Control | SMOD1 | 1 | ERESI | RESI | INT6 | 0 | 0 | 0 | 01000000 | RW | | D9 | 7 | reserved | | | | | | | | | | | | | E0 | 1 | ACC | Accumulator (bit address-<br>able) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | E1 | 7 | reserved | | | | | | | | | | | | | E8 | 1 | EIE <sup>[10]</sup> | External Interrupt En-<br>able(s) | 1 | 1 | 1 | EX6 | EX5 | EX4 | El <sup>2</sup> C | EUSB | 11100000 | RW | | E9 | 7 | reserved | | | | | | | | | | | | | F0 | 1 | В | B (bit addressable) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | F1 | 7 | reserved | | | | | | | | | | | | | F8 | 1 | EIP <sup>[10]</sup> | External Interrupt Priority Control | 1 | 1 | 1 | PX6 | PX5 | PX4 | PI <sup>2</sup> C | PUSB | 11100000 | RW | | F9 | 7 | reserved | | | | | | | | | | | | R = all bits read-only W = all bits write-only r = read-only bit w = write-only bit b = both read/write bit #### 7.0 **Absolute Maximum Ratings** | Storage Temperature65°C to +150°C | С | |--------------------------------------------------------|----| | Ambient Temperature with Power Supplied0°C to +70°C | С | | Supply Voltage to Ground Potential0.5V to +4.0\ | V | | DC Input Voltage to Any Input Pin 5.25V <sup>[12</sup> | 2] | | DC Voltage Applied to Outputs<br>in High-Z State | V | | Power Dissipation235 mV | ٧ | | Static Discharge Voltage>2000V | / | | Max Output Current, per I/O port 10 mA | | | | | | | | | |--------------------------------------------------------------------|--|--|--|--|--|--|--|--| | Max Output Current, all five I/O ports (128- and 100-pin packages) | | | | | | | | | | 8.0 Operating Conditions | | | | | | | | | | T <sub>A</sub> (Ambient Temperature Under Bias)0°C to +70°C | | | | | | | | | | Supply Voltage+3.15V to +3.45V | | | | | | | | | | Ground Voltage0V | | | | | | | | | | $F_{OSC}$ (Oscillator or Crystal Frequency) 24 MHz $\pm$ 100 ppm | | | | | | | | | | Parallal Resonant | | | | | | | | | #### 9.0 **DC Characteristics** **Table 9-1. DC Characteristics** | Parameter | Description | Conditions | Min. | Тур. | Max. | Unit | |--------------------|------------------------------|--------------------------------|-------|-------|---------------------|------| | VCC | Supply Voltage | | 3.15 | 3.3 | 3.45 | V | | VCC Ramp Up | 0 to 3.3V | | 200 | | | μs | | V <sub>IH</sub> | Input HIGH Voltage | | 2 | | 5.25 | V | | V <sub>IL</sub> | Input LOW Voltage | | -0.5 | | 0.8 | V | | $V_{IH\_X}$ | Crystal input HIGH Voltage | | 2 | | 5.25 | V | | $V_{IL\_X}$ | Crystal input LOW Voltage | | -0.05 | | 0.8 | V | | I <sub>I</sub> | Input Leakage Current | 0< V <sub>IN</sub> < VCC | | | ±10 | μΑ | | V <sub>OH</sub> | Output Voltage HIGH | I <sub>OUT</sub> = 4 mA | 2.4 | | | V | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OUT</sub> = -4 mA | | | 0.4 | V | | I <sub>OH</sub> | Output Current HIGH | | | | 4 | mA | | I <sub>OL</sub> | Output Current LOW | | | | 4 | mA | | C <sub>IN</sub> | Input Pin Capacitance | Except D+/D- | | 3.29 | 10 | pF | | | | D+/D- | | 12.96 | 15 | pF | | I <sub>SUSP</sub> | Suspend Current | Connected | | 300 | 380 <sup>[13]</sup> | μΑ | | | CY7C64714 | Disconnected | | 100 | 150 <sup>[13]</sup> | μΑ | | | Suspend Current | Connected | | .5 | 1.2 | mA | | | CY7C64713 | Disconnected | | .3 | 1.0 | mA | | I <sub>CC</sub> | Supply Current | 8051 running, connected to USB | | 35 | 65 | mA | | T <sub>RESET</sub> | Reset Time after Valid Power | VCC min = 3.0V | 5.0 | | | ms | | | Pin Reset after powered on | | 200 | | | μs | ## **USB Transceiver** USB 2.0-compliant in full-speed mode. <sup>12.</sup> It is recommended to not power I/O when chip power is off.13. Measured at Max VCC, 25°C. #### 10.0 **AC Electrical Characteristics** #### 10.1 **USB Transceiver** USB 2.0-compliant in full-speed mode. #### 10.2 **Program Memory Read** Figure 10-1. Program Memory Read Timing Diagram Table 10-1. Program Memory Read Parameters | Parameter | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------|-----------------------------------|------|-------|------|------|--------| | t <sub>CL</sub> | 1/CLKOUT Frequency | | 20.83 | | ns | 48 MHz | | | | | 41.66 | | ns | 24 MHz | | | | | 83.2 | | ns | 12 MHz | | t <sub>AV</sub> | Delay from Clock to Valid Address | 0 | | 10.7 | ns | | | t <sub>STBL</sub> | Clock to PSEN Low | 0 | | 8 | ns | | | t <sub>STBH</sub> | Clock to PSEN High | 0 | | 8 | ns | | | t <sub>SOEL</sub> | Clock to OE Low | | | 11.1 | ns | | | t <sub>SCSL</sub> | Clock to CS Low | | | 13 | ns | | | t <sub>DSU</sub> | Data Setup to Clock | 9.6 | | | ns | | | t <sub>DH</sub> | Data Hold Time | 0 | | | ns | | #### Notes: <sup>14.</sup> CLKOUT is shown with positive polarity. 15. t<sub>ACC1</sub> is computed from the above parameters as follows: t<sub>ACC1</sub>(24 MHz) = 3\*t<sub>CL</sub> - t<sub>AV</sub> -t<sub>DSU</sub> = 106 ns t<sub>ACC1</sub>(48 MHz) = 3\*t<sub>CL</sub> - t<sub>AV</sub> - t<sub>DSU</sub> = 43 ns. #### 10.3 **Data Memory Read** Figure 10-2. Data Memory Read Timing Diagram Table 10-2. Data Memory Read Parameters | Parameter | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------|-----------------------------------|------|-------|------|------|--------| | t <sub>CL</sub> | 1/CLKOUT Frequency | | 20.83 | | ns | 48 MHz | | | | | 41.66 | | ns | 24 MHz | | | | | 83.2 | | ns | 12 MHz | | t <sub>AV</sub> | Delay from Clock to Valid Address | | | 10.7 | ns | | | t <sub>STBL</sub> | Clock to RD LOW | | | 11 | ns | | | t <sub>STBH</sub> | Clock to RD HIGH | | | 11 | ns | | | t <sub>SCSL</sub> | Clock to CS LOW | | | 13 | ns | | | t <sub>SOEL</sub> | Clock to OE LOW | | | 11.1 | ns | | | t <sub>DSU</sub> | Data Setup to Clock | 9.6 | | | ns | | | t <sub>DH</sub> | Data Hold Time | 0 | | | ns | | #### Note: $\begin{array}{l} t_{ACC3}(24~\text{MHz}) = 5^*t_{CL} - t_{AV} - t_{DSU} = 190~\text{ns} \\ t_{ACC3}(48~\text{MHz}) = 5^*t_{CL} - t_{AV} - t_{DSU} = 86~\text{ns}. \end{array}$ <sup>16.</sup> $t_{ACC2}$ and $t_{ACC3}$ are computed from the above parameters as follows: $t_{ACC2}(24 \text{ MHz}) = 3^*t_{CL} - t_{AV} - t_{DSU} = 106 \text{ ns}$ $t_{ACC2}(48 \text{ MHz}) = 3^*t_{CL} - t_{AV} - t_{DSU} = 43 \text{ ns}$ # 10.4 Data Memory Write Figure 10-3. Data Memory Write Timing Diagram **Table 10-3. Data Memory Write Parameters** | Parameter | Description | Min. | Max. | Unit | Notes | |-------------------|-----------------------------------|------|------|------|-------| | t <sub>AV</sub> | Delay from Clock to Valid Address | 0 | 10.7 | ns | | | t <sub>STBL</sub> | Clock to WR Pulse LOW | 0 | 11.2 | ns | | | t <sub>STBH</sub> | Clock to WR Pulse HIGH | 0 | 11.2 | ns | | | t <sub>SCSL</sub> | Clock to CS Pulse LOW | | 13.0 | ns | | | t <sub>ON1</sub> | Clock to Data Turn-on | 0 | 13.1 | ns | | | t <sub>OFF1</sub> | Clock to Data Hold Time | 0 | 13.1 | ns | | #### **GPIF Synchronous Signals** 10.5 Figure 10-4. GPIF Synchronous Signals Timing Diagram<sup>[17]</sup> Table 10-4. GPIF Synchronous Signals Parameters with Internally Sourced IFCLK<sup>[18, 19]</sup> | Parameter | Description | Min. | Max. | Unit | |--------------------|----------------------------------------------------|-------|------|------| | t <sub>IFCLK</sub> | IFCLK Period | 20.83 | | ns | | t <sub>SRY</sub> | RDY <sub>X</sub> to Clock Setup Time | 8.9 | | ns | | t <sub>RYH</sub> | Clock to RDY <sub>X</sub> | 0 | | ns | | t <sub>SGD</sub> | GPIF Data to Clock Setup Time | 9.2 | | ns | | t <sub>DAH</sub> | GPIF Data Hold Time | 0 | | ns | | t <sub>SGA</sub> | Clock to GPIF Address Propagation Delay | | 7.5 | ns | | t <sub>XGD</sub> | Clock to GPIF Data Output Propagation Delay | | 11 | ns | | t <sub>XCTL</sub> | Clock to CTL <sub>X</sub> Output Propagation Delay | | 6.7 | ns | Table 10-5. GPIF Synchronous Signals Parameters with Externally Sourced $\mathsf{IFCLK}^{[19]}$ | Parameter | Description | Min. | Max. | Unit | |--------------------|----------------------------------------------------|-------|------|------| | t <sub>IFCLK</sub> | IFCLK Period | 20.83 | 200 | ns | | t <sub>SRY</sub> | RDY <sub>X</sub> to Clock Setup Time | 2.9 | | ns | | t <sub>RYH</sub> | Clock to RDY <sub>X</sub> | 3.7 | | ns | | t <sub>SGD</sub> | GPIF Data to Clock Setup Time | 3.2 | | ns | | t <sub>DAH</sub> | GPIF Data Hold Time | 4.5 | | ns | | t <sub>SGA</sub> | Clock to GPIF Address Propagation Delay | | 11.5 | ns | | t <sub>XGD</sub> | Clock to GPIF Data Output Propagation Delay | | 15 | ns | | t <sub>XCTL</sub> | Clock to CTL <sub>X</sub> Output Propagation Delay | | 10.7 | ns | #### Notes: - 17. Dashed lines denote signals with programmable polarity. 18. GPIF asynchronous RDY<sub>x</sub> signals have a minimum Setup time of 50 ns when using internal 48-MHz IFCLK. 19. IFCLK must not exceed 48 MHz. # 10.6 Slave FIFO Synchronous Read Figure 10-5. Slave FIFO Synchronous Read Timing Diagram<sup>[17]</sup> Table 10-6. Slave FIFO Synchronous Read Parameters with Internally Sourced IFCLK $^{[19]}$ | Parameter | Description | Min. | Max. | Unit | |--------------------|---------------------------------------------|-------|------|------| | t <sub>IFCLK</sub> | IFCLK Period | 20.83 | | ns | | t <sub>SRD</sub> | SLRD to Clock Setup Time | 18.7 | | ns | | t <sub>RDH</sub> | Clock to SLRD Hold Time | 0 | | ns | | t <sub>OEon</sub> | SLOE Turn-on to FIFO Data Valid | | 10.5 | ns | | t <sub>OEoff</sub> | SLOE Turn-off to FIFO Data Hold | | 10.5 | ns | | t <sub>XFLG</sub> | Clock to FLAGS Output Propagation Delay | | 9.5 | ns | | t <sub>XFD</sub> | Clock to FIFO Data Output Propagation Delay | TBD | 11 | ns | Table 10-7. Slave FIFO Synchronous Read Parameters with Externally Sourced IFCLK<sup>[19]</sup> | Parameter | Description | Min. | Max. | Unit | |--------------------|---------------------------------------------|-------|------|------| | t <sub>IFCLK</sub> | IFCLK Period | 20.83 | 200 | ns | | t <sub>SRD</sub> | SLRD to Clock Setup Time | 12.7 | | ns | | t <sub>RDH</sub> | Clock to SLRD Hold Time | 3.7 | | ns | | t <sub>OEon</sub> | SLOE Turn-on to FIFO Data Valid | | 10.5 | ns | | t <sub>OEoff</sub> | SLOE Turn-off to FIFO Data Hold | | 10.5 | ns | | t <sub>XFLG</sub> | Clock to FLAGS Output Propagation Delay | | 13.5 | ns | | t <sub>XFD</sub> | Clock to FIFO Data Output Propagation Delay | TBD | 15 | ns | # 10.7 Slave FIFO Asynchronous Read Figure 10-6. Slave FIFO Asynchronous Read Timing Diagram<sup>[17]</sup> Table 10-8. Slave FIFO Asynchronous Read Parameters $^{[20]}$ | Parameter | Description | Min. | Max. | Unit | |--------------------|--------------------------------------------|------|------|------| | t <sub>RDpwl</sub> | SLRD Pulse Width LOW | 50 | | ns | | t <sub>RDpwh</sub> | SLRD Pulse Width HIGH | 50 | | ns | | t <sub>XFLG</sub> | SLRD to FLAGS Output Propagation Delay | | 70 | ns | | t <sub>XFD</sub> | SLRD to FIFO Data Output Propagation Delay | | 15 | ns | | t <sub>OEon</sub> | SLOE Turn-on to FIFO Data Valid | | 10.5 | ns | | t <sub>OEoff</sub> | SLOE Turn-off to FIFO Data Hold | | 10.5 | ns | # 10.8 Slave FIFO Synchronous Write Figure 10-7. Slave FIFO Synchronous Write Timing Diagram<sup>[17]</sup> Table 10-9. Slave FIFO Synchronous Write Parameters with Internally Sourced IFCLK [19] | Parameter | Description | Min. | Max. | Unit | |--------------------|----------------------------------------|-------|------|------| | t <sub>IFCLK</sub> | IFCLK Period | 20.83 | | ns | | t <sub>SWR</sub> | SLWR to Clock Setup Time | 18.1 | | ns | | t <sub>WRH</sub> | Clock to SLWR Hold Time | 0 | | ns | | t <sub>SFD</sub> | FIFO Data to Clock Setup Time | 9.2 | | ns | | t <sub>FDH</sub> | Clock to FIFO Data Hold Time | 0 | | ns | | t <sub>XFLG</sub> | Clock to FLAGS Output Propagation Time | | 9.5 | ns | Table 10-10. Slave FIFO Synchronous Write Parameters with Externally Sourced IFCLK [19] | Parameter | Description | Min. | Max. | Unit | |--------------------|----------------------------------------|-------|------|------| | t <sub>IFCLK</sub> | IFCLK Period | 20.83 | 200 | ns | | t <sub>SWR</sub> | SLWR to Clock Setup Time | 12.1 | | ns | | t <sub>WRH</sub> | Clock to SLWR Hold Time | 3.6 | | ns | | t <sub>SFD</sub> | FIFO Data to Clock Setup Time | 3.2 | | ns | | t <sub>FDH</sub> | Clock to FIFO Data Hold Time | 4.5 | | ns | | t <sub>XFLG</sub> | Clock to FLAGS Output Propagation Time | | 13.5 | ns | Note: <sup>20.</sup> Slave FIFO asynchronous parameter values use internal IFCLK setting at 48 MHz. ## 10.9 Slave FIFO Asynchronous Write Figure 10-8. Slave FIFO Asynchronous Write Timing Diagram<sup>[17]</sup> Table 10-11. Slave FIFO Asynchronous Write Parameters with Internally Sourced IFCLK [20] | Parameter | Description | Min. | Max. | Unit | |--------------------|----------------------------------------|------|------|------| | t <sub>WRpwl</sub> | SLWR Pulse LOW | 50 | | ns | | t <sub>WRpwh</sub> | SLWR Pulse HIGH | 70 | | ns | | t <sub>SFD</sub> | SLWR to FIFO DATA Setup Time | 10 | | ns | | t <sub>FDH</sub> | FIFO DATA to SLWR Hold Time | 10 | | ns | | t <sub>XFD</sub> | SLWR to FLAGS Output Propagation Delay | | 70 | ns | ## 10.10 Slave FIFO Synchronous Packet End Strobe Figure 10-9. Slave FIFO Synchronous Packet End Strobe Timing Diagram<sup>[17]</sup> Table 10-12. Slave FIFO Synchronous Packet End Strobe Parameters with Internally Sourced IFCLK [19] | Parameter | Description | Min. | Max. | Unit | |--------------------|-----------------------------------------|-------|------|------| | t <sub>IFCLK</sub> | IFCLK Period | 20.83 | | ns | | t <sub>SPE</sub> | PKTEND to Clock Setup Time | 14.6 | | ns | | t <sub>PEH</sub> | Clock to PKTEND Hold Time | 0 | | ns | | t <sub>XFLG</sub> | Clock to FLAGS Output Propagation Delay | | 9.5 | ns | Table 10-13. Slave FIFO Synchronous Packet End Strobe Parameters with Externally Sourced IFCLK [19] | Parameter | Description | Min. | Max. | Unit | |--------------------|-----------------------------------------|-------|------|------| | t <sub>IFCLK</sub> | IFCLK Period | 20.83 | 200 | ns | | t <sub>SPE</sub> | PKTEND to Clock Setup Time | 8.6 | | ns | | t <sub>PEH</sub> | Clock to PKTEND Hold Time | 2.5 | | ns | | t <sub>XFLG</sub> | Clock to FLAGS Output Propagation Delay | | 13.5 | ns | There is no specific timing requirement that needs to be met for asserting PKTEND pin with regards to asserting SLWR. PKTEND can be asserted with the last data value clocked into the FIFOs or thereafter. The only consideration is that the setup time $t_{\rm SPE}$ and the hold time $t_{\rm PEH}$ for PKTEND must be met. Although typically there are no specific timing requirements for asserting PKTEND in relation to SLWR, there exists a specific corner case condition that needs attention. While using the PKTEND to commit a one byte/word packet, an additional timing requirement needs to be met when the FIFO is configured to operate in auto mode and it is desired to send two packets back to back: - A full packet (full defined as the number of bytes in the FIFO meeting the level set in AUTOINLEN register) committed automatically followed by - A short one byte/word packet committed manually using the PKTEND pin. In this particular scenario, the developer must make sure to assert PKTEND at least one clock cycle after the rising edge that caused the last byte/word to be clocked into the previous auto committed packet. *Figure 10-10* below shows this scenario. X is the value the AUTOINLEN register is set to when the IN endpoint is configured to be in auto mode. Figure 10-10 shows a scenario where two packets are being committed. The first packet gets comitted automatically when the number of bytes in the FIFO reaches X (value set in AUTOINLEN register) and the second one byte/word short packet being committed manually using PKTEND. Note that there is atleast one IFCLK cycle timing between asserting PKTEND and clocking of the last byte of the previous packet (causing the packet to be committed automatically). Failing to adhere to this timing, will result in the FX2 failing to send the one byte/word short packet. Figure 10-10. Slave FIFO Synchronous Write Sequence and Timing Diagram ## 10.11 Slave FIFO Asynchronous Packet End Strobe Figure 10-11. Slave FIFO Asynchronous Packet End Strobe Timing Diagram<sup>[17]</sup> Table 10-14. Slave FIFO Asynchronous Packet End Strobe Parameters<sup>[20]</sup> | Parameter | Description | Min. | Max. | Unit | |--------------------|------------------------------------------|------|------|------| | t <sub>PEpwl</sub> | PKTEND Pulse Width LOW | 50 | | ns | | t <sub>PWpwh</sub> | PKTEND Pulse Width HIGH | 50 | | ns | | t <sub>XFLG</sub> | PKTEND to FLAGS Output Propagation Delay | | 115 | ns | Document #: 38-08039 Rev. \*B Page 39 of 50 # 10.12 Slave FIFO Output Enable Figure 10-12. Slave FIFO Output Enable Timing Diagram<sup>[17]</sup> Table 10-15. Slave FIFO Output Enable Parameters | Parameter | Description | Min. | Max. | Unit | |--------------------|---------------------------------|------|------|------| | t <sub>OEon</sub> | SLOE Assert to FIFO DATA Output | | 10.5 | ns | | t <sub>OEoff</sub> | SLOE Deassert to FIFO DATA Hold | | 10.5 | ns | ## 10.13 Slave FIFO Address to Flags/Data Figure 10-13. Slave FIFO Address to Flags/Data Timing Diagram<sup>[17]</sup> Table 10-16. Slave FIFO Address to Flags/Data Parameters | Parameter | Parameter Description | | Max. | Unit | |-------------------|---------------------------------------------------|--|------|------| | t <sub>XFLG</sub> | FIFOADR[1:0] to FLAGS Output Propagation Delay | | 10.7 | ns | | $t_{XFD}$ | FIFOADR[1:0] to FIFODATA Output Propagation Delay | | 14.3 | ns | # 10.14 Slave FIFO Synchronous Address Figure 10-14. Slave FIFO Synchronous Address Timing Diagram Table 10-17. Slave FIFO Synchronous Address Parameters [19] | Parameter | Description | Min. | Max. | Unit | |--------------------|----------------------------------|-------|------|------| | t <sub>IFCLK</sub> | Interface Clock Period | 20.83 | 200 | ns | | t <sub>SFA</sub> | FIFOADR[1:0] to Clock Setup Time | 25 | | ns | | t <sub>FAH</sub> | Clock to FIFOADR[1:0] Hold Time | 10 | | ns | # 10.15 Slave FIFO Asynchronous Address Figure 10-15. Slave FIFO Asynchronous Address Timing Diagram<sup>[17]</sup> Table 10-18. Slave FIFO Asynchronous Address Parameters $^{[20]}$ | Parameter | Description | Min. | Max. | Unit | |------------------|-----------------------------------------|------|------|------| | t <sub>SFA</sub> | FIFOADR[1:0] to RD/WR/PKTEND Setup Time | 10 | | ns | | t <sub>FAH</sub> | RD/WR/PKTEND to FIFOADR[1:0] Hold Time | 10 | | ns | #### 10.16 Sequence Diagram #### 10.16.1 Single and Burst Synchronous Read Example Figure 10-16. Slave FIFO Synchronous Read Sequence and Timing Diagram Figure 10-17. Slave FIFO Synchronous Sequence of Events Diagram Figure 10-16 shows the timing relationship of the SLAVE FIFO signals during a synchronous FIFO read using IFCLK as the synchronizing clock. The diagram illustrates a single read followed by a burst read. - At t = 0 the FIFO address is stable and the signal SLCS is asserted (SLCS may be tied low in some applications). Note: t<sub>SFA</sub> has a minimum of 25 nsec. This means when IFCLK is running at 48 MHz, the FIFO address setup time is more than one IFCLK cycle. - At = 1, SLOE is asserted. SLOE is an output enable only, whose sole function is to drive the data bus. The data that is driven on the bus is the data that the internal FIFO pointer is currently pointing to. In this example it is the first data value in the FIFO. Note: the data is pre-fetched and is driven on the bus when SLOE is asserted. - At t = 2, SLRD is asserted. SLRD must meet the setup time of t<sub>SRD</sub> (time from asserting the SLRD signal to the rising edge of the IFCLK) and maintain a minimum hold time of t<sub>RDH</sub> (time from the IFCLK edge to the de-assertion of the SLRD signal). If the SLCS signal is used, it must be asserted - with SLRD, or before SLRD is asserted (i.e. the SLCS and SLRD signals must both be asserted to start a valid read condition). - The FIFO pointer is updated on the rising edge of the IFCLK, while SLRD is asserted. This starts the propagation of data from the newly addressed location to the data bus. After a propagation delay of t<sub>XFD</sub> (measured from the rising edge of IFCLK) the new data value is present. N is the first data value read from the FIFO. In order to have data on the FIFO data bus, SLOE MUST also be asserted. The same sequence of events are shown for a burst read and are marked with the time indicators of T=0 through 5. **Note:** For the burst mode, the SLRD and SLOE are left asserted during the entire duration of the read. In the burst read mode, when SLOE is asserted, data indexed by the FIFO pointer is on the data bus. During the first read cycle, on the rising edge of the clock the FIFO pointer is updated and increments to point to address N+1. For each subsequent rising edge of IFCLK, while the SLRD is asserted, the FIFO pointer is incremented and the next data value is placed on the data bus. #### 10.16.2 Single and Burst Synchronous Write Figure 10-18. Slave FIFO Synchronous Write Sequence and Timing Diagram<sup>[17]</sup> The Figure 10-18 shows the timing relationship of the SLAVE FIFO signals during a synchronous write using IFCLK as the synchronizing clock. The diagram illustrates a single write followed by burst write of 3 bytes and committing all 4 bytes as a short packet using the PKTEND pin. - At t = 0 the FIFO address is stable and the signal SLCS is asserted. (SLCS may be tied low in some applications) Note: t<sub>SFA</sub> has a minimum of 25 ns. This means when IFCLK is running at 48 MHz, the FIFO address setup time is more than one IFCLK cycle. - At t = 1, the external master/peripheral must outputs the data value onto the data bus with a minimum set up time of t<sub>SFD</sub> before the rising edge of IFCLK. - At t = 2, SLWR is asserted. The SLWR must meet the setup time of t<sub>SWR</sub> (time from asserting the SLWR signal to the rising edge of IFCLK) and maintain a minimum hold time of t<sub>WRH</sub> (time from the IFCLK edge to the de-assertion of the SLWR signal). If SLCS signal is used, it must be asserted with SLWR or before SLWR is asserted. (i.e. the SLCS and SLWR signals must both be asserted to start a valid write condition). - While the SLWR is asserted, data is written to the FIFO and on the rising edge of the IFCLK, the FIFO pointer is incremented. The FIFO flag will also be updated after a delay of t<sub>XFLG</sub> from the rising edge of the clock. The same sequence of events are also shown for a burst write and are marked with the time indicators of T=0 through 5. **Note:** For the burst mode, SLWR and SLCS are left asserted for the entire duration of writing all the required data values. In this burst write mode, once the SLWR is asserted, the data on the FIFO data bus is written to the FIFO on every rising edge of IFCLK. The FIFO pointer is updated on each rising edge of IFCLK. In *Figure 10-18*, once the four bytes are written to the FIFO, SLWR is de-asserted. The short 4-byte packet can be committed to the host by asserting the PKTEND signal. There is no specific timing requirement that needs to be met for asserting PKTEND signal with regards to asserting the SLWR signal. PKTEND can be asserted with the last data value or thereafter. The only consideration is the setup time $t_{\rm SPE}$ and the hold time $t_{\rm PEH}$ must be met. In the scenario of Figure 10-18, the number of data values committed includes the last value written to the FIFO. In this example, both the data value and the PKTEND signal are clocked on the same rising edge of IFCLK. PKTEND can be asserted in subsequent clock cycles. The FIFOADDR lines should be held constant during the PKTEND assertion. Although there are no specific timing requirement for asserting PKTEND, there is a specific corner case condition that needs attention while using the PKTEND to commit a one byte/word packet. Additional timing requirements exists when the FIFO is configured to operate in auto mode and it is desired to send two packets: a full packet (full defined as the number of bytes in the FIFO meeting the level set in AUTOINLEN register) committed automatically followed by a short one byte/word packet committed manually using the PKTEND pin. In this case, the external master must make sure to assert the PKTEND pin atleast one clock cycle after the rising edge that caused the last byte/word to be clocked into the previous auto committed packet (the packet with the number of bytes equal to what is set in the AUTOINLEN register). Refer to section 10-10 for further details on this timing. #### 10.16.3 Sequence Diagram of a Single and Burst Asynchronous Read Figure 10-19. Slave FIFO Asynchronous Read Sequence and Timing Diagram Figure 10-20. Slave FIFO Asynchronous Read Sequence of Events Diagram Figure 10-19 diagrams the timing relationship of the SLAVE FIFO signals during an asynchronous FIFO read. It shows a single read followed by a burst read. - At t = 0 the FIFO address is stable and the SLCS signal is asserted. - Att = 1, SLOE is asserted. This results in the data bus being driven. The data that is driven on to the bus is previous data, it data that was in the FIFO from a prior read cycle. - At t = 2, SLRD is asserted. The SLRD must meet the minimum active pulse of t<sub>RDpwl</sub> and minimum de-active pulse width of t<sub>RDpwh</sub>. If SLCS is used then, SLCS must be in asserted with SLRD or before SLRD is asserted. (i.e. the SLCS and SLRD signals must both be asserted to start a valid read condition.) - The data that will be driven, after asserting SLRD, is the updated data from the FIFO. This data is valid after a propagation delay of t<sub>XFD</sub> from the activating edge of SLRD. In Figure 10-19, data N is the first valid data read from the FIFO. For data to appear on the data bus during the read cycle (i.e. SLRD is asserted), SLOE MUST be in an asserted state. SLRD and SLOE can also be tied together. The same sequence of events is also shown for a burst read marked with T=0 through 5. **Note:** In burst read mode, during SLOE is assertion, the data bus is in a driven state and outputs the previous data. Once SLRD is asserted, the data from the FIFO is driven on the data bus (SLOE must also be asserted) and then the FIFO pointer is incremented. Page 45 of 50 #### 10.16.4 Sequence Diagram of a Single and Burst Asynchronous Write Figure 10-21. Slave FIFO Asynchronous Write Sequence and Timing Diagram<sup>[17]</sup> Figure 10-21 diagrams the timing relationship of the SLAVE FIFO write in an asynchronous mode. The diagram shows a single write followed by a burst write of 3 bytes and committing the 4-byte-short packet using PKTEND. $\cdot$ At t = 0 the FIFO address is applied, insuring that it meets the setup time of $t_{SFA}$ . If SLCS is used, it must also be asserted (SLCS may be tied low in some applications). ·At t = 1 SLWR is asserted. SLWR must meet the minimum active pulse of t<sub>WRpwl</sub> and minimum de-active pulse width of t<sub>WRpwh</sub>. If the SLCS is used, it must be in asserted with SLWR or before SLWR is asserted. At t = 2, data must be present on the bus $t_{SFD}$ before the de-asserting edge of SLWR. $\cdot$ At t = 3, deasserting SLWR will cause the data to be written from the data bus to the FIFO and then increments the FIFO pointer. The FIFO flag is also updated after t<sub>XFLG</sub> from the de-asserting edge of SLWR. The same sequence of events are shown for a burst write and is indicated by the timing marks of T = 0 through 5. Note: In the burst write mode, once SLWR is deasserted, the data is written to the FIFO and then the FIFO pointer is incremented to the next byte in the FIFO. The FIFO pointer is post incremented. In *Figure 10-21* once the four bytes are written to the FIFO and SLWR is deasserted, the short 4-byte packet can be committed to the host using the PKTEND. The external device should be designed to not assert SLWR and the PKTEND signal at the same time. It should be designed to assert the PKTEND after SLWR is deasserted and met the minimum deasserted pulse width. The FIFOADDR lines are to be held constant during the PKTEND assertion. ## 11.0 Ordering Information Table 11-1. Ordering Information | Ordering Code | Package Type | RAM Size | # Prog I/Os | 8051<br>Address<br>/Data Busses | |--------------------------------|----------------------------|-------------|-------------|---------------------------------| | | | IVAIWI SIZE | # F10g I/OS | /Data Busses | | Ideal for battery powered appl | ications | | | | | CY7C64714-128AXC | 128 TQFP – Lead-Free | 16K | 40 | 16/8 bit | | CY7C64714-100AXC | 100 TQFP – Lead-Free | 16K | 40 | - | | CY7C64714-56LFXC | 56 QFN – Lead-Free | 16K | 24 | - | | Ideal for non-battery powered | applications | | | | | CY7C64713-128AXC | 128 TQFP - Lead-Free | 16K | 40 | 16/8 bit | | CY7C64713-100AXC | 100 TQFP - Lead-Free | 16K | 40 | - | | CY7C64713-56LFXC | 56 QFN - Lead-Free | 16K | 24 | - | | CY3674 | EZ-USB FX1 Development Kit | | | | Document #: 38-08039 Rev. \*B # 12.0 Package Diagrams The FX1 is available in three packages: - 56-pin QFN - 100-pin TQFP - 128-pin TQFP # **Package Diagrams** Figure 12-1. 56-Lead QFN 8 x 8 mm LF56A Document #: 38-08039 Rev. \*B # Package Diagrams (continued) DIMENSIONS ARE IN MILLIMETERS. Figure 12-2. 100-Pin Thin Plastic Quad Flatpack (14 x 20 x 1.4 mm) A101 ## Package Diagrams (continued) Figure 12-3. 128-Lead Thin Plastic Quad Flatpack (14 x 20 x 1.4 mm) A128 # 13.0 Quad Flat Package No Leads (QFN) Package Design Notes Electrical contact of the part to the Printed Circuit Board (PCB) is made by soldering the leads on the bottom surface of the package to the PCB. Hence, special attention is required to the heat transfer area below the package to provide a good thermal bond to the circuit board. A Copper (Cu) fill is to be designed into the PCB as a thermal pad under the package. Heat is transferred from the FX1 through the device's metal paddle on the bottom side of the package. Heat from here, is conducted to the PCB at the thermal pad. It is then conducted from the thermal pad to the PCB inner ground plane by a 5 x 5 array of via. A via is a plated through hole in the PCB with a finished diameter of 13 mil. The QFN's metal die paddle must be soldered to the PCB's thermal pad. Solder mask is placed on the board top side over each via to resist solder flow into the via. The mask on the top side also minimizes outgassing during the solder reflow process. For further information on this package design please refer to the application note *Surface Mount Assembly of AMKOR's MicroLeadFrame (MLF) Technology.* This application note can be downloaded from AMKOR's website from the following URL http://www.amkor.com/products/notes\_papers/MLF\_AppNote \_0902.pdf. The application note provides detailed information on board mounting guidelines, soldering flow, rework process, etc. Figure 13-1 below displays a cross-sectional area underneath the package. The cross section is of only one via. The solder paste template needs to be designed to allow at least 50% solder coverage. The thickness of the solder paste template should be 5 mil. It is recommended that "No Clean" type 3 solder paste is used for mounting the part. Nitrogen purge is recommended during reflow. Figure 13-2 is a plot of the solder mask pattern and Figure 13-3 displays an X-Ray image of the assembly (darker areas indicate solder). Figure 13-1. Cross-section of the Area Underneath the QFN Package Figure 13-2. Plot of the Solder Mask (White Area) Figure 13-3. X-ray Image of the Assembly Purchase of $I^2C$ components from Cypress, or one of its sublicensed Associated Companies, conveys a license under the Philips $I^2C$ Patent Rights to use these components in an $I^2C$ system, provided that the system conforms to the $I^2C$ Standard Specification as defined by Philips. EZ-USB FX1, EZ-USB FX2LP, EZ-USB FX2, and ReNumeration are trademarks, and EZ-USB is a registered trademark, of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders. # **Document History Page** | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | |------|---------|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 132091 | 02/10/04 | KKU | New Data Sheet | | *A | 230709 | SEE ECN | KKU | Changed Lead free Marketing part numbers in <i>Table 11-1</i> according to spechange in 28-00054. | | *B | 307474 | SEE ECN | ВНА | Changed default PID in Table 4-2. Updated register table. Removed word compatible where associated with I2C. Changed Set-up to Setup. Added Power Dissipation. Changed Vcc from ± 10% to ± 5% Added values for V <sub>IH_X</sub> , V <sub>IL_X</sub> Added values for I <sub>CC</sub> Added values for I <sub>SUSP</sub> Removed I <sub>UNCONFIGURED</sub> from table 9-1 Changed PKTEND to FLAGS output propagation delay (asynchronous interface) in Table 10-14 from a maximum value of 70 ns to 115 ns. Removed 56 SSOP and added 56 QFN package Provided additional timing restrictions and requirement regarding the use of PKTEND pin to commit a short one byte/word packet subsequent to committi a packet automatically (when in auto mode). Added part number CY7C64714 ideal for battery powered applications. Changed Supply Voltage in section 8 to read +3.15V to +3.45V Added Min Vcc Ramp Up time (0 to 3.3v) Removed Preliminary |