



## **Document information**

| Info     | Content                                                                                                                                                                                                                 |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Keywords | MC96F6832, MC96F6632S, MC96F7816, MC96F7616A<br>MC96F6432, MC96F6432S, MC96F6432A<br>MC96F8316, MC96F8316S, MC96F8208S<br>MC96F7864, MC96F6508A, MC96F6509<br>MC96FD316, MC96F7848C, MC96F8204<br>MC97F2664, MC97F60128 |
| Abstract | This errata and Datasheet Clarification describe the known functional problem.                                                                                                                                          |



Ver0
Published by FAE team
2017 ABOV Semiconductor Co. Ltd. all rights reserved.

Additional information of this document may be served by ABOV Semiconductor offices in Korea or distributors.

ABOV Semiconductor reserves the right to make changes to any information here in at any time without notice.

The information, diagrams and other data in this manual are correct and reliable. However, ABOV Semiconductor is in no way responsible for any violations of patents or other rights of the third party generated by the use of this document.

## **Contact information**

For more information, please visit : <a href="http://www.abov.co.kr/en/">http://www.abov.co.kr/en/</a>
E-mail : <a href="http://www.abov.co.kr/en/">http://www.abov.co.kr/en/</a>



## 1. Stuck by UART Rx on flash erase/write operation

The UART block may be stuck if the UART Rx is received on flash erase/write operation. So, be aware of the following:

- 1. The RXEn bit of UARTnCR2, USTnCR2, and USInCR2 registers should be disabled before flash memory erase and write start.
- 2. After a flash erase and write operation.
- 3. If needed, the RXEn bit should be enabled by s/w again.

Where n is different for each device.